Visible to Intel only — GUID: amp1587030301156
Ixiasoft
1. About the 4G Turbo-V Intel® FPGA IP
2. Getting Started with 4G Turbo-V IP
3. Designing with the 4G Turbo-V Intel® FPGA IP
4. 4G Turbo-V Intel® FPGA IP Functional Description
5. 4G Turbo-V Intel FPGA IP User Guide Document Archive
6. Document Revision History for the 4G Turbo-V Intel® FPGA IP User Guide
Visible to Intel only — GUID: amp1587030301156
Ixiasoft
3.1. Generating a 4G Turbo-V IP
You can generate a downlink or uplink accelerator. To include the IP in a design, generate the IP in the Quartus® Prime software. Or optionally, you can generate a design example that includes the generated 4G Turbo-V IP, a C model, a MATLAB model, and simulation scripts. The software generates no hardware example in Generate Example Design.
- Create a New Quartus® Prime project
- Open IP Catalog.
- Select DSP > Error Detection and Correction > 4G Turbo-V and click Add
- Enter a name for your IP variant and click Create.
The name is for both the top-level RTL module and the corresponding .ip file.The parameter editor for this IP appears.
- Choose Uplink or Downlink.
Figure 3. 4G Turbo-V Parameters
- For an optional design example, click Generate Example Design
No hardware example gets generated when you click Generate Example Design. If you upgrade the IP to a newer version, regenerate the example design.
The software creates a design example and files that you can use for MATLAB, C, or RTL simulations. - Click Generate HDL.
Quartus® Prime generates the RTL and the files necessary to instantiate the IP in your design and synthesize it.
Related Information