Intel Agilex® 7 General-Purpose I/O User Guide: F-Series and I-Series

ID 683780
Date 7/04/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.2.3.1. Guidelines: Programmable Output Slew Rate Control

  • GPIO pins implementation:
    • Voltage-referenced I/O standards—supports only the fast slew rate setting.
    • 1.2 V LVCMOS I/O standard—supports fast, medium, or slow slew rate setting.
  • External memory interface pins implementation—supports fast, medium, or slow slew rate setting if you use the External Memory Interfaces Intel Agilex® IP in your design.
Note: Intel recommends that you perform IBIS or SPICE simulations to determine the best slew rate setting for your specific application.