Visible to Intel only — GUID: lbl1414692995823
Ixiasoft
1. Datasheet
2. Getting Started with the Avalon-MM Arria V Hard IP for PCI Express
3. Parameter Settings
4. Interfaces and Signal Descriptions
5. Registers
6. Reset and Clocks
7. Interrupts for Endpoints
8. Error Handling
A. PCI Express Protocol Stack
9. Design Implementation
10. Additional Features
11. Transceiver PHY IP Reconfiguration
12. Debugging
B. Frequently Asked Questions for PCI Express
C. Lane Initialization and Reversal
D. Document Revision History
2.1. Running Platform Designer
2.2. Generating the Example Design
2.3. Running a Gate-Level Simulation
2.4. Simulating the Single DWord Design
2.5. Understanding Channel Placement Guidelines
2.6. Generating Synthesis Files
2.7. Compiling the Design in the Quartus® Prime Software
2.8. Programming a Device
5.1. Correspondence between Configuration Space Registers and the PCIe Specification
5.2. Type 0 Configuration Space Registers
5.3. Type 1 Configuration Space Registers
5.4. PCI Express Capability Structures
5.5. Intel-Defined VSEC Registers
5.6. CvP Registers
5.7. 64- or 128-Bit Avalon-MM Bridge Register Descriptions
5.8. Programming Model for Avalon-MM Root Port
5.9. Uncorrectable Internal Error Mask Register
5.10. Uncorrectable Internal Error Status Register
5.11. Correctable Internal Error Mask Register
5.12. Correctable Internal Error Status Register
5.7.1.1. Avalon-MM to PCI Express Interrupt Status Registers
5.7.1.2. Avalon-MM to PCI Express Interrupt Enable Registers
5.7.1.3. PCI Express Mailbox Registers
5.7.1.4. Avalon-MM-to-PCI Express Address Translation Table
5.7.1.5. PCI Express to Avalon-MM Interrupt Status and Enable Registers for Endpoints
5.7.1.6. Avalon-MM Mailbox Registers
5.7.1.7. Control Register Access (CRA) Avalon-MM Slave Port
A.4.1. Avalon‑MM Bridge TLPs
A.4.2. Avalon-MM-to-PCI Express Write Requests
A.4.3. Avalon-MM-to-PCI Express Upstream Read Requests
A.4.4. PCI Express-to-Avalon-MM Read Completions
A.4.5. PCI Express-to-Avalon-MM Downstream Write Requests
A.4.6. PCI Express-to-Avalon-MM Downstream Read Requests
A.4.7. Avalon-MM-to-PCI Express Read Completions
A.4.8. PCI Express-to-Avalon-MM Address Translation for 32-Bit Bridge
A.4.9. Minimizing BAR Sizes and the PCIe Address Space
A.4.10. Avalon® -MM-to-PCI Express Address Translation Algorithm for 32-Bit Addressing
Visible to Intel only — GUID: lbl1414692995823
Ixiasoft
D.1. Arria® V and Cyclone® V Avalon® Memory Mapped (Avalon-MM) Interface for PCIe* Solutions User Guide Revision History
Date |
Version |
Changes Made |
---|---|---|
2024.10.25 | 17.1 | Updated the text and timing diagrams in Interrupts for Endpoints when Multiple MSI/MSI-X Support is Enabled to reflect that IntxAck_o is tied to 1'b0 in Arria® V and Cyclone® V devices. |
2020.03.19 | 17.1 | Updated the reset sequence and descriptions in Reset and Clocks to show that reset_status is the output that can be used to reset the Application Layer logic. |
2017.11.06 | 17.1 | Made the following changes to the user guide.
|
2017.05.21 | 17.0 | Made the following changes:
|
2016.10.31 | 16.1 | Made the following changes:
|
2016.05.01 | 16.0 | Made the following changes:
|
2015.11.30 | 15.1 | Made the following changes to the user guide:
|
2014.12.15 | 14.1 | Made the following changes to the user guide:
|
2014.06.30 | 14.0 | Added the following features to the Arria V Avalon-MM Hard IP for PCI Express:
Made the following changes to the user guide:
|
2014.12.20 | 13.1 | Made the following changes:
|
2014.05.06 |
13.0 |
Made the following changes:
|