Visible to Intel only — GUID: nik1410564823545
Ixiasoft
Visible to Intel only — GUID: nik1410564823545
Ixiasoft
3.1. Avalon-MM System Settings
Parameter |
Value |
Description |
---|---|---|
Number of Lanes |
×1, ×2, ×4, ×8 |
Specifies the maximum number of lanes supported. |
Lane Rate |
Gen1 (2.5 Gbps) Gen2 (2.5/5.0 Gbps) |
Specifies the maximum data rate at which the link can operate. |
Port type |
Root Port Native Endpoint |
Specifies the port type. Altera recommends Native Endpoint for all new Endpoint designs. The Legacy Endpoint is not available for the Avalon‑MM Arria V Hard IP for PCI Express. The Endpoint stores parameters in the Type 0 Configuration Space. The Root Port stores parameters in the Type 1 Configuration Space. |
RX Buffer credit allocation -performance for received requests |
Minimum Low Balanced |
Determines the allocation of posted header credits, posted data credits, non-posted header credits, completion header credits, and completion data credits in the 16 KByte RX buffer. The settings allow you to adjust the credit allocation to optimize your system. The credit allocation for the selected setting displays in the message pane. Refer to the Throughput Optimization chapter in the Cyclone V Avalon-ST Interface for PCIe Solutions User Guidefor more information about optimizing performance. Refer to the Throughput Optimization chapter for more information about optimizing performance. The Flow Control chapter explains how the RX credit allocation and the Maximum payload RX Buffer credit allocation and the Maximum payload size that you choose affect the allocation of flow control credits. You can set the Maximum payload size parameter on the Device tab. The Message window of the GUI dynamically updates the number of credits for Posted, Non‑Posted Headers and Data, and Completion Headers and Data as you change this selection.
|
Reference clock frequency |
100 MHz 125 MHz |
The PCI Express Base Specification requires a 100 MHz ±300 ppm reference clock. The 125 MHz reference clock is provided as a convenience for systems that include a 125 MHz clock source. |
Use 62.5 MHz application clock |
On/Off |
This mode is only available only for Gen1 ×1. |
Enable configuration via PCIe link |
On/Off |
When On, the Quartus® Prime software places the Endpoint in the location required for configuration via protocol (CvP). For more information about CvP, click the Configuration via Protocol (CvP) link below. CvP is not supported for Gen3 variants. |