Visible to Intel only — GUID: mwh1410471102364
Ixiasoft
Answers to Top FAQs
1. Signal Integrity Analysis with Third-Party Tools
2. Reviewing Printed Circuit Board Schematics with the Quartus® Prime Software
3. Siemens EDA PCB Design Tools Support
4. Cadence Board Design Tools Support
5. Quartus® Prime Pro Edition User Guide: PCB Design Tools Document Archives
A. Quartus® Prime Pro Edition User Guides
1.4.1. IBIS Model Access and Customization Flows
1.4.2. Elements of an IBIS Model
1.4.3. Customizing IBIS Models
1.4.4. Design Simulation Using the Siemens EDA HyperLynx* Software
1.4.5. Configuring LineSim to Use Intel IBIS Models
1.4.6. Integrating Intel IBIS Models into LineSim Simulations
1.4.7. Running and Interpreting LineSim Simulations
1.5.1. Supported Devices and Signaling
1.5.2. Accessing HSPICE Simulation Kits
1.5.3. The Double Counting Problem in HSPICE Simulations
1.5.4. HSPICE Writer Tool Flow
1.5.5. Running an HSPICE Simulation
1.5.6. Interpreting the Results of an Output Simulation
1.5.7. Interpreting the Results of an Input Simulation
1.5.8. Viewing and Interpreting Tabular Simulation Results
1.5.9. Viewing Graphical Simulation Results
1.5.10. Making Design Adjustments Based on HSPICE Simulations
1.5.11. Sample Input for I/O HSPICE Simulation Deck
1.5.12. Sample Output for I/O HSPICE Simulation Deck
1.5.13. Advanced Topics
1.5.12.1. Header Comment
1.5.12.2. Simulation Conditions
1.5.12.3. Simulation Options
1.5.12.4. Constant Definition
1.5.12.5. I/O Buffer Netlist
1.5.12.6. Drive Strength
1.5.12.7. Slew Rate and Delay Chain
1.5.12.8. I/O Buffer Instantiation
1.5.12.9. Board and Trace Termination
1.5.12.10. Double-Counting Compensation Circuitry
1.5.12.11. Simulation Analysis
2.1. Reviewing Quartus® Prime Software Settings
2.2. Reviewing Device Pin-Out Information in the Fitter Report
2.3. Reviewing Compilation Error and Warning Messages
2.4. Using Additional Quartus® Prime Software Features
2.5. Using Additional Quartus® Prime Software Tools
2.6. Reviewing Printed Circuit Board Schematics with the Quartus® Prime Software Revision History
4.1. Cadence PCB Design Tools Support
4.2. Product Comparison
4.3. FPGA-to-PCB Design Flow
4.4. Setting Up the Quartus® Prime Software
4.5. FPGA-to-Board Integration with the Cadence Allegro Design Entry HDL Software
4.6. FPGA-to-Board Integration with Cadence Allegro Design Entry CIS Software
4.7. Cadence Board Design Tools Support Revision History
Visible to Intel only — GUID: mwh1410471102364
Ixiasoft
1.4.3.1. Generate Custom IBIS Models with the EDA Netlist Writer GUI
You can use the Quartus® Prime EDA Netlist Writer GUI to generate custom pre-synthesis or post-fit IBIS models.
- Post-fit IBIS models (available for all devices)—allow accurate simulation of your target device and current project assignments discovered when you run the Fitter stage of compilation.
- Pre-synthesis IBIS models (available only for Agilex™ FPGA portfolio devices)—support early design simulation before design synthesis or fitting. The EDA Netlist Writer generates pre-synthesis IBIS models based on the assignments you enter in the project .qsf only. The assignments legality check occurs during the Fitter, hence the pre-synthesis IBIS models may differ from the post-fit IBIS models because there is no assignments legality check performed during the pre-synthesis IBIS model generation. You must ensure that all the assignments are set according the General Purpose I/O User Guide for the target Agilex™ FPGA portfolio device.
IBIS files that you generate with the EDA Netlist Writer automatically include the RLC values for your current target device.
Before generating the custom IBIS model, you can specify I/O constraints to define things like drive strength, enabling of clamping diodes for ESD protection, and other settings. The custom IBIS models that EDA Netlist Writer generates then reflect the I/O assignments.
To generate custom IBIS models with the EDA Netlist Writer GUI, follow these steps:
- To specify the format, version, and output location of the generated model files, click Assignments > Settings > EDA Tool Settings.
- Under Board Level signal integrity analysis, specify IBIS for the Format, the supported IBIS version that you want, and the location of the Output directory for the generated files.
- Click Assignments > Device. In the Device dialog box, click the Device and Pin Options button and review and specify any optional IBIS settings, as Board Level Signal Integrity Analysis Settings describes.
- To run the EDA Netlist Writer to generate the custom IBIS model files, perform one of the following:
- To generate the post-fit IBIS models, click Processing > Start > Start EDA Netlist Writer.
Figure 3. Board Level Signal Integrity Analysis Settings
- To generate the post-synthesis IBIS models, click Processing > Start > Start Pre-Synthesis IBIS. To generate Pre-synthesis IBIS models through command line, kindly refer to /quartus/common/misc/ibis_writer/README.txt
- To generate the post-fit IBIS models, click Processing > Start > Start EDA Netlist Writer.