Visible to Intel only — GUID: sam1394604295878
Ixiasoft
1. MAX® 10 High-Speed LVDS I/O Overview
2. MAX® 10 High-Speed LVDS Architecture and Features
3. MAX® 10 LVDS Transmitter Design
4. MAX® 10 LVDS Receiver Design
5. MAX® 10 LVDS Transmitter and Receiver Design
6. MAX® 10 High-Speed LVDS Board Design Considerations
7. Soft LVDS Intel® FPGA IP Core References
8. MAX® 10 High-Speed LVDS I/O User Guide Archives
9. Document Revision History for the MAX® 10 High-Speed LVDS I/O User Guide
Visible to Intel only — GUID: sam1394604295878
Ixiasoft
4.3. LVDS Receiver FPGA Design Implementation
MAX® 10 devices use a soft SERDES architecture to support high-speed I/O interfaces. The Quartus® Prime software creates the SERDES circuits in the core fabric by using the Soft LVDS IP core . To improve the timing performance and support the SERDES, MAX® 10 devices use the I/O registers and LE registers in the core fabric.