External Memory Interfaces Stratix® 10 FPGA IP User Guide

ID 683741
Date 11/28/2024
Public
Document Table of Contents

4.1.1.14. afi_half_clk for DDR3

AFI half-rate clock interface

Table 25.  Interface: afi_half_clkInterface type: Clock Output
Port Name Direction Description
afi_half_clk Output Clock running at half the frequency of the AFI clock afi_clk