Visible to Intel only — GUID: qxq1491598717671
Ixiasoft
1. Overview
2. CvP Description
3. CvP Topologies
4. Design Considerations
5. CvP Driver and Registers
6. Understanding the Design Steps for CvP Initialization and Update Mode in Stratix® 10
7. Stratix® 10 Configuration via Protocol (CvP) Implementation User Guide Archives
8. Document Revision History
5.3.1. Vendor Specific Capability Header Register
5.3.2. Vendor Specific Header Register
5.3.3. Intel Marker Register
5.3.4. User Configurable Device/Board ID Register
5.3.5. CvP Status Register
5.3.6. CvP Mode Control Register
5.3.7. CvP Data Registers
5.3.8. CvP Programming Control Register
5.3.9. CvP Credit Register
Visible to Intel only — GUID: qxq1491598717671
Ixiasoft
4.1.2.2. For CvP Update Mode
Before you perform CvP update mode, the device must be in user mode.
Note: For PCIe* 2.0/ PCIe* 3.0 capable Endpoints, in user mode, Intel recommends to verify that the link has been trains to the expected PCIe* 2.0/ PCIe* 3.0 rate. If the link is not operating at PCIe* 2.0/ PCIe* 3.0, software can trigger the Endpoint to retrain.