Visible to Intel only — GUID: rxx1488319330128
Ixiasoft
System Specification
Device Selection
Early System and Board Planning
Pin Connection Considerations for Board Design
I/O and Clock Planning
Design Entry
Design Implementation, Analysis, Optimization, and Verification
Design Checklist
Appendix: Cyclone® 10 GX Transceiver Design Guidelines
Conclusion
Document Revision History
Visible to Intel only — GUID: rxx1488319330128
Ixiasoft
Other Configuration Pins
Ensure all dedicated and dual-purpose configuration pins are connected correctly.
Number | Done? | Checklist Item |
---|---|---|
1 | Connect nIO_PULLUP directly to GND. | |
2 | Hold the nCE (chip enable) pin low during configuration, initialization, and user mode. |
In single device configuration or JTAG programming, tie nCE low. In multi-device configuration, tie nCE low on the first device and connect its nCEO pin to the nCE pin on the next device in the chain.