F-Tile Interlaken Intel® FPGA IP User Guide

ID 683622
Date 4/30/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

8. Document Revision History for F-Tile Interlaken Intel FPGA IP User Guide

Document Version Intel® Quartus® Prime Version IP Version Changes
2023.04.30 23.1 6.1.0
2022.12.22 22.4 6.0.0
  • About the F-Tile Interlaken FPGA IP Core: Corrections in first paragraph:
    • (2 to 12) changed to (1 to 12)
    • 53.125 Gbps changed to 106.25 Gbps
    • 300 Gbps changed to 675 Gbps
  • Features
    • Serial lane configuration bullet point in General Features updated
    • Per lane data rate bullet point in General Features updated
    • Per lane data rate bullet point in Line-side Features updated
    • IP Supported Combinations of Number of Lanes and Data Rates table updated with new 56.25 Gbps column
    • IP Theoretical Raw Aggregate Bandwidth table updated
  • Performance and Resource Utilization
    • Resource Utilization for Interleaved Mode table updated
    • Resource Utilization for Packet Mode table updated
    • Resource Utilization for Interlaken Look-aside Mode table updated
  • Round Trip Latency: Round-trip Latency Numbers table updated
  • Parameter Settings: Main: General Table following rows updated:
    • PMA Type: FHT changed to FGT default setting
    • Number of lanes: 16, 20, 24 supported values added
    • Data Rate: 28.125 supported value added
  • Transmit User Interface Signals: itx_num_valid, itx_sob, itx_sop, itx_din_words rows updated
  • Receive User Interface Signals: irx_num_valid, irx_sob, irx_sop, irx_dout_words rows updated
2022.09.26 22.3 5.0.0
  • Added a new section: Device Speed Grade Support.
  • Added the clock frequency for mac_clkin in section: Clock and Reset Interface Signals.
  • Added new signal: mac_pll_locked.
  • Corrected the I/O direction for itx_ch0_xon and itx_ch1_xon.
2022.06.21 22.2 4.1.0
  • Added the FHT PMA support for PAM4 variants.
  • Updated the sections with FHT PMA information: Features and System PLL Configuration.
  • Updated the Resource Utilization and Round-trip Latency numbers.
  • Added information about the IP-XACT file generation in section: Specifying the IP Core Parameters and Options.
  • Added note for Enable EFIFO support.
  • Added signal availability for Interlaken and Interlaken Look-aside mode in section: Interface Signals.
2022.03.28 22.1 4.0.0
  • Added support for the Interlaken Look-aside mode for all variants.
  • Updated the Resource Utilization numbers.
  • Removed support for the ModelSim* SE simulator.
2022.01.14 21.4 3.1.0
  • Added support for the Cadence* Xcelium* simulator.
  • Added support for the Interlaken Look-aside mode for three variants:
    • 6 x 53.125G
    • 12 x 12.5G
    • 12 x 25.78125G
  • Added support for new lane rate combinations. For more information, refer to Table: IP Supported Combinations of Number of Lanes and Data Rate.
  • Updated the Resource Utilization numbers.
  • Added new parameters:
    • Enable Interlaken Look-aside mode
    • Enable debug endpoint for Datapath and PMA Avalon® memory-mapped interface
2021.10.04 21.3 3.0.0
  • Added support for new lane rate combinations. For more information, refer to Table: IP Supported Combinations of Number of Lanes and Data Rate.
  • Updated the reset signals in sections: IP Reset and Clock and Reset Interface Signals.
2021.06.21 21.2 2.0.0 Initial release.