Visible to Intel only — GUID: wva1623140257910
Ixiasoft
1. 10/100/1000Mb Ethernet MAC (Fifoless) Design Example with 1000BASE-X/SGMII 2XTBI PCS with E-Tile GXB Transceiver
2. 10/100/1000Mb Ethernet MAC (Fifoless) Design Example with IEEE1588v2 and 1000BASE-X/SGMII 2XTBI PCS with E-Tile GXB Transceiver
3. Triple-Speed Ethernet Stratix® 10 Intel® FPGA IP Design Example User Guide Archives
4. Document Revision History for the Triple-Speed Ethernet Stratix® 10 Intel® FPGA IP Design Example User Guide
Visible to Intel only — GUID: wva1623140257910
Ixiasoft
2.2.3.1. Design Components
Component | Description |
---|---|
Triple-Speed Ethernet Intel® FPGA IP | The Triple-Speed Ethernet Intel® FPGA IP is instantiated with the following configuration:
|
E-Tile PMA | The Stratix® 10 E-tile Transceiver Native PHY IP is instantiated with the following configuration:
|
Design Components for the IEEE 1588v2 Feature | |
TX IOPLL Upstream | Generates the reference clock source for TX IOPLL. This is because there is a PTP requirement that the TX datapath clocks must meet the 0 ppm criteria. |
TX IOPLL | Generates TX datapath 125 MHz and 62.5 MHz clocks for Triple-Speed Ethernet. |
RX IOPLL | Generates RX datapath 125 MHz and 62.5 MHz clocks for Triple-Speed Ethernet. |
TOD and DL IOPLL | Generates TOD sampling clock and DL sampling clock. |
Master TOD | Master TOD. |
TOD synchronizer | Synchronizes master TOD to the TX and RX TOD. |
TX TOD | TX TOD to provide the TOD value for TX timestamp calculation. |
RX TOD | RX TOD to provide the TOD value for RX timestamp calculation. |
PTP Packet Classifier | Decodes the packet type of incoming PTP packets and returns the decoded information to the Triple-Speed Ethernet Intel® FPGA IP. |
Traffic Controller | Generates and monitors packets transmission in the design example. |