Visible to Intel only — GUID: sam1395329636359
Ixiasoft
1. Integer Arithmetic Intel® FPGA IP Cores
2. LPM_COUNTER (Counter) IP Core
3. LPM_DIVIDE Intel® FPGA IP Core References
4. LPM_MULT (Multiplier) IP Core
5. LPM_ADD_SUB (Adder/Subtractor)
6. LPM_COMPARE (Comparator)
7. ALTECC (Error Correction Code: Encoder/Decoder) IP Core
8. Intel FPGA Multiply Adder IP Core
9. ALTMEMMULT (Memory-based Constant Coefficient Multiplier) IP Core
10. ALTMULT_ACCUM (Multiply-Accumulate) IP Core
11. ALTMULT_ADD (Multiply-Adder) IP Core
12. ALTMULT_COMPLEX (Complex Multiplier) IP Core
13. ALTSQRT (Integer Square Root) IP Core
14. PARALLEL_ADD (Parallel Adder) IP Core
15. Integer Arithmetic Intel® FPGA IP Cores User Guide Document Archives
16. Document Revision History for Integer Arithmetic Intel® FPGA IP Cores User Guide
7.1. ALTECC Encoder Features
7.2. Verilog HDL Prototype (ALTECC_ENCODER)
7.3. Verilog HDL Prototype (ALTECC_DECODER)
7.4. VHDL Component Declaration (ALTECC_ENCODER)
7.5. VHDL Component Declaration (ALTECC_DECODER)
7.6. VHDL LIBRARY_USE Declaration
7.7. Encoder Ports
7.8. Decoder Ports
7.9. Encoder Parameters
7.10. Decoder Parameters
Visible to Intel only — GUID: sam1395329636359
Ixiasoft
6.5. Ports
The following tables list the input and output ports for the LMP_COMPARE IP core.
Port Name | Required | Description |
---|---|---|
dataa[] | Yes | Data input. The size of the input port depends on the LPM_WIDTH parameter value. |
datab[] | Yes | Data input. The size of the input port depends on the LPM_WIDTH parameter value. |
clock | No | Clock input for pipelined usage. The clock port provides the clock input for a pipelined operation. For LPM_PIPELINE values other than 0 (default), the clock port must be enabled. |
clken | No | Clock enable for pipelined usage. When the clken port is asserted high, the comparison operation takes place. When the signal is low, no operation occurs. If omitted, the default value is 1. |
aclr | No | Asynchronous clear for pipelined usage. The pipeline initializes to an undefined (X) logic level. The aclr port can be used at any time to reset the pipeline to all 0s, asynchronously to the clock signal. |
Port Name | Required | Description |
---|---|---|
alb | No | Output port for the comparator. Asserted if input A is less than input B. |
aeb | No | Output port for the comparator. Asserted if input A is equal to input B. |
agb | No | Output port for the comparator. Asserted if input A is greater than input B. |
ageb | No | Output port for the comparator. Asserted if input A is greater than or equal to input B. |
aneb | No | Output port for the comparator. Asserted if input A is not equal to input B. |
aleb | No | Output port for the comparator. Asserted if input A is less than or equal to input B. |