Visible to Intel only — GUID: nik1410905279909
Ixiasoft
Visible to Intel only — GUID: nik1410905279909
Ixiasoft
1.1. Stratix® V Avalon-ST Interface with SR-IOV for PCIe Datasheet
Intel® Stratix® V FPGAs include a configurable, hardened protocol stack for PCI Express® that is compliant with PCI Express Base Specification 2.1 or 3.0. The Stratix V Hard IP for PCI Express with Single Root I/O Virtualization (SR-IOV) IP core consists of this hardened protocol stack and the SR-IOV soft logic. The SR-IOV soft logic uses Configuration Space Bypass mode to bypass the hardened Configuration Space. It implements the following functions in soft logic:
- Configuration Spaces for up to two PCIe Physical Functions (PFs) and a maximum of 128 Virtual Functions (VFs) for both PFs
- Base address register (BAR) checking logic
- Support for the following interrupt types:
- Message signaled interrupts (MSI) for PFs
- MSI-X for PFs and VFs
- Legacy interrupts for PFs
- Support for Advanced Error Reporting (AER) for PFs
- Support for Function Level Reset (FLR) for PFs and VFs
- Support for x2, x4, and x8 links using a 256-bit Avalon-ST datapath
Link Width | |||
---|---|---|---|
×2 | ×4 | ×8 | |
PCI Express Gen2 (5.0 Gbps) - 256-bit interface |
N/A | N/A | 32 |
PCI Express Gen3 (8.0 Gbps) - 256-bit interface |
N/A | N/A | 63 |