Visible to Intel only — GUID: bhc1410937162444
Ixiasoft
1. SDI II Intel® FPGA IP Quick Reference
2. SDI II IP Core Overview
3. SDI II IP Core Getting Started
4. SDI II IP Core Parameters
5. SDI II IP Core Functional Description
6. SDI II IP Core Signals
7. SDI II IP Core Design Considerations
8. SDI II IP Core Testbench and Design Examples
9. SDI II Intel® FPGA IP User Guide Archives
10. Document Revision History for the SDI II Intel® FPGA IP User Guide
5.3.1. Insert Line
5.3.2. Insert/Check CRC
5.3.3. Insert Payload ID
5.3.4. Match TRS
5.3.5. Scrambler
5.3.6. TX Sample
5.3.7. Clock Enable Generator
5.3.8. RX Sample
5.3.9. Detect Video Standard
5.3.10. Detect 1 and 1/1.001 Rates
5.3.11. Transceiver Controller
5.3.12. Descrambler
5.3.13. TRS Aligner
5.3.14. 3Gb Demux
5.3.15. Extract Line
5.3.16. Extract Payload ID
5.3.17. Detect Format
5.3.18. Sync Streams
5.3.19. Convert SD Bits
5.3.20. Insert Sync Bits
5.3.21. Remove Sync Bits
5.4.1. HD-SDI Dual Link to 3G-SDI (Level B) Conversion
5.4.2. 3G-SDI (Level B) to HD-SDI Dual Link Conversion
5.4.3. SMPTE RP168 Switching Support
5.4.4. SD 20-Bit Interface for Dual/Triple Rate
5.4.5. Dynamic TX Clock Switching for Arria V, Cyclone V, and Stratix V Devices
5.4.6. Intel FPGA Video Streaming Interface
7.1.2.1. Changing RX CDR Reference Clock in Transceiver Native PHY IP Core
7.1.2.2. Merging Simplex Mode Transceiver in the Same Channel
7.1.2.3. Using Generated Reconfiguration Management for Triple and Multi Rates
7.1.2.4. Ensuring Independent RX and TX Operations in the Same Channel
7.1.2.5. Potential Routing Problem During Fitter Stage in Arria® 10 and Cyclone® 10 GX Devices
7.1.2.6. Unconstrained Clocks in SDI Multi-Rate RX Using Arria® 10 and Cyclone® 10 GX Devices
7.1.2.7. Unused Transceiver Channels
7.1.2.8. Routing Transceiver Reference Clock Pins to Core Logic in Stratix® 10 Devices
Visible to Intel only — GUID: bhc1410937162444
Ixiasoft
2.3. General Description
The SMPTE defines a SDI standard that is widely used as an interconnect between equipment in video production facilities. The SDI II IP core can handle the following SDI data rates:
- 270 megabits per second (Mbps) SD-SDI, as defined by SMPTE ST 259-1997 10-Bit 4:2:2 Component Serial Digital Interface
- 1.485 gigabits per second (Gbps) or 1.4835-Gbps HD-SDI, as defined by SMPTE ST 292-1998 Bit-Serial Digital Interface for High Definition Television Systems
- 2.97-Gbps or 2.967-Gbps 3G-SDI, as defined by SMPTE ST 424
- 5.94-Gbps or 5.934-Gbps 6G-SDI, as defined by SMPTE ST 2081
- 11.88-Gbps or 11.868-Gbps 12G-SDI, as defined by SMPTE ST 2082
Device Family | SDI Video Standard | |||||||
---|---|---|---|---|---|---|---|---|
Single Rate | Multiple Rates | |||||||
SD-SDI | HD-SDI | 3G-SDI | 12G-SDI | Dual Link HD-SDI | Dual Rate (up to HD) | Triple Rate (up to 3G) | Multi Rate (up to 12G) | |
Arria V GX/GT/SX/ST | Yes | Yes | Yes | No | Yes | Yes | Yes | No |
Arria V GZ | Yes | Yes | Yes | No | Yes | Yes | Yes | No |
Stratix V | Yes | Yes | Yes | No | Yes | Yes | Yes | No |
Cyclone V | Yes | Yes | Yes | No | Yes | Yes | Yes | No |
Arria® 10 | No | Yes | Yes | No | No | No | Yes | Yes |
Stratix® 10 | No | Yes | Yes | No | No | No | Yes | Yes |
Cyclone® 10 GX | No | Yes | Yes | No | No | No | Yes | Yes |
Agilex™ 7 F-Tile | No | Yes | Yes | No | No | No | Yes | Yes |