Visible to Intel only — GUID: mwh1410383635350
Ixiasoft
2.3.1. Recommended Initial SDC Constraints
2.3.2. SDC File Precedence
2.3.3. Iterative Constraint Modification
2.3.4. Creating Clocks and Clock Constraints
2.3.5. Creating I/O Constraints
2.3.6. Creating Delay and Skew Constraints
2.3.7. Creating Timing Exceptions
2.3.8. Example Circuit and SDC File
2.3.7.5.1. Default Multicycle Analysis
2.3.7.5.2. End Multicycle Setup = 2 and End Multicycle Hold = 0
2.3.7.5.3. End Multicycle Setup = 2 and End Multicycle Hold = 1
2.3.7.5.4. Same Frequency Clocks with Destination Clock Offset
2.3.7.5.5. Destination Clock Frequency is a Multiple of the Source Clock Frequency
2.3.7.5.6. Destination Clock Frequency is a Multiple of the Source Clock Frequency with an Offset
2.3.7.5.7. Source Clock Frequency is a Multiple of the Destination Clock Frequency
2.3.7.5.8. Source Clock Frequency is a Multiple of the Destination Clock Frequency with an Offset
Visible to Intel only — GUID: mwh1410383635350
Ixiasoft
1.2. Document Revision History
Date | Version | Changes |
---|---|---|
2018.09.24 | 18.1.0 |
|
2016.05.02 | 16.0.0 | Corrected typo in Fig 6-14: Clock Hold Slack Calculation from Internal Register to Output Port |
2015.11.02 | 15.1.0 | Changed instances of Quartus II to Intel® Quartus® Prime . |
2014.12.15 | 14.1.0 | Moved Multicycle Clock Setup Check and Hold Check Analysis section from the Timing Analyzer chapter. |
June 2014 | 14.0.0 | Updated format |
June 2012 | 12.0.0 | Added social networking icons, minor text updates |
November 2011 | 11.1.0 | Initial release. |