

# Intel<sup>®</sup> Arria<sup>®</sup> 10 and Intel<sup>®</sup> Cyclone<sup>®</sup> 10 GX Hard IP for PCI Express\* IP Core Release Notes

Updated for Intel<sup>®</sup> Quartus<sup>®</sup> Prime Design Suite: 20.4



**RN-1116** 

# intel

#### Contents

#### 1. Intel<sup>®</sup> Arria<sup>®</sup> 10 and Intel<sup>®</sup> Cyclone<sup>®</sup> 10 GX Hard IP for PCI Express\* IP Core

| Release Notes                                                                                                                          | .3  |
|----------------------------------------------------------------------------------------------------------------------------------------|-----|
| 1.1. Intel <sup>®</sup> Arria <sup>®</sup> 10 and Intel <sup>®</sup> Cyclone <sup>®</sup> 10 GX Hard IP for PCI Express* IP Core v20.4 | . 3 |
| 1.2. Intel Arria <sup>®</sup> 10 and Intel Cyclone <sup>®</sup> 10 GX Hard IP for PCI Express* IP Core v18.0                           | . 3 |
| 1.3. Intel Arria <sup>®</sup> 10 and Intel Cyclone <sup>®</sup> 10 GX Hard IP for PCI Express* IP Core v17.1                           | . 4 |
| 1.4. Intel Arria 10 Hard IP for PCI Express* IP Core v17.0                                                                             | . 5 |
| 1.5. Intel Arria 10 Hard IP for PCI Express* IP Core v16.1                                                                             | . 5 |
| 1.6. Intel Arria 10 Hard IP for PCI Express* IP Core v16.0                                                                             | . 5 |
| 1.7. Intel Arria 10 Hard IP for PCI Express* IP Core v15.1                                                                             | .6  |
| 1.8. Intel Arria 10 Hard IP for PCI Express* IP Core v15.0                                                                             | .7  |
| 1.9. Intel Arria 10 Hard IP for PCI Express* IP Core v14.1                                                                             | . 8 |
| 1.10. Intel Arria 10 Hard IP for PCI Express* IP Core v14.0 Intel Arria 10 Edition                                                     | . 9 |
| 1.11. Intel Arria 10 Hard IP for PCI Express* IP Core v13.1 Arria 10 Edition                                                           | 9   |
|                                                                                                                                        |     |





# **1.** Intel<sup>®</sup> Arria<sup>®</sup> **10** and Intel<sup>®</sup> Cyclone<sup>®</sup> **10** GX Hard IP for PCI Express\* IP Core Release Notes

# **1.1.** Intel<sup>®</sup> Arria<sup>®</sup> **10** and Intel<sup>®</sup> Cyclone<sup>®</sup> **10** GX Hard IP for PCI Express\* IP Core v20.4

IP versions are the same as the Intel Quartus Prime Design Suite software versions up to v19.1. From Intel Quartus Prime Design Suite software version 19.2 or later, IPs have a new IP versioning scheme.

The IP version (X.Y.Z) number may change from one  $Intel^{\$}$  Quartus<sup>\$</sup> Prime software version to another. A change in:

- X indicates a major revision of the IP. If you update your Intel Quartus Prime software, you must regenerate the IP.
- Y indicates the IP includes new features. Regenerate your IP to include these new features.
- Z indicates the IP includes minor changes. Regenerate your IP to include these changes.

#### Table 1. v20.0.0 2020.12.14

| Intel Quartus Prime Version | Description                                                        | Impact                                                                                                                                               |
|-----------------------------|--------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20.4                        | Added the optional Configuration Extension<br>Bus (CEB) interface. | This interface provides a way to add<br>extra capabilities on top of those<br>available in the internal configuration<br>space of the SR-IOV Bridge. |

# **1.2.** Intel Arria<sup>®</sup> **10** and Intel Cyclone<sup>®</sup> **10** GX Hard IP for PCI Express\* IP Core v18.0

#### Table 2. 18.0 May 2018

| Description                                                    | Impact                                                                                                                                                                                                                                    |
|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Support for Root Port mode is preliminary in the 18.0 release. | You can enable the Root Port mode using the<br>parameter editor. The Root Port supports basic<br>simulation and compilation. However, the Root Port is<br>not fully verified. You may find functional problems in<br>the current release. |
| msi_control[15:0] are not wired correctly in the generated IP. | If you enable MSI/MSI-X functionality in the design, you need to connect this port to the top-level instantiation.                                                                                                                        |
| VHDL NCSim* simulation support.                                | For Intel Quartus Prime Standard Edition, NCSim*<br>VHDL simulation is not supported in the 18.0 release.                                                                                                                                 |

Intel Corporation. All rights reserved. Intel, the Intel logo, and other Intel marks are trademarks of Intel Corporation or its subsidiaries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. \*Other names and brands may be claimed as the property of others.



### 1.3. Intel Arria<sup>®</sup> 10 and Intel Cyclone<sup>®</sup> 10 GX Hard IP for PCI Express\* IP Core v17.1

#### Table 3. 17.1 November 2017

| Description                                                                                                                                                    | Impact                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Added support for Intel Cyclone <sup>®</sup> 10 GX devices. Intel Cyclone 10 GX devices support a single Gen1 and Gen2 IP core at up to the Gen2 x4 data rate. | You can use the lower cost<br>Intel Cyclone 10 GX device<br>to implement PCIe* for up<br>to Gen2 x4 variants.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Added Enable RX-polarity inversion soft logic parameter to the PHY Characteristics tab of the component parameter editor.                                      | This parameter mitigates a<br>RX-polarity the following<br>inversion problem. When the<br>Intel Cyclone 10 GX or Intel<br>Arria® 10 Hard IP core<br>receives TS2 training<br>sequences during the<br>Polling.Config state, when<br>you have not enabled the<br>automatic polarity inversion<br>parameter, automatic lane<br>polarity inversion is not<br>guaranteed. The link may<br>train to a smaller than<br>expected link width or may<br>not train successfully. This<br>problem can affect<br>configurations with any PCIe<br>speed and width. When you<br>include this parameter,<br>polarity inversion is available<br>for all configurations except<br>Gen1 x1. This fix does not<br>support CvP or autonomous<br>mode<br>Refer to the links below for<br>additional information. |
| The Root Port is preliminary in the 17.1 release.                                                                                                              | You can enable the Root Port<br>using the parameter editor.<br>The Root Port supports basic<br>simulation and compilation.<br>However, the Root Port is<br>not fully verified. You may<br>find functional problems in<br>the current release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

#### **Related Information**

- Arria 10 or Cyclone 10 Avalon-ST Interface for PCIe Solutions User Guide For the Avalon-ST Interface to the Application Layer
- Arria 10 or Cyclone 10 Avalon-MM DMA Interface for PCIe Solutions User Guide . For the Avalon-MM interface and DMA functionality
- Arria 10 or Cyclone 10 Avalon-MM Interface for PCIe Solutions User Guide • For the Avalon-MM interface with no DMA
- Arria 10 Avalon-ST Interface with SR-IOV PCIe Solutions User Guide • For the Avalon-ST interface with Single Root I/O Virtualization (SR-IOV)
- Errata for the Arria 10 Hard IP for PCI Express IP Core in the Knowledge Base ٠
- Errata for the Cyclone 10 Hard IP for PCI Express IP Core in the Knowledge Base ٠
- Why does my Arria 10 PCIe Hard IP link width downtrain? ٠





• Why does my Cyclone 10 GX PCIe Hard IP link width downtrain?

### **1.4. Intel Arria 10 Hard IP for PCI Express\* IP Core v17.0**

#### Table 4. 17.0 May 2017

| Description                                                                                                   | Impact                                                                                                                                                                                                                                                                                                                                                |
|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Added <b>Enable soft DFE controller IP</b> parameter to the <b>PHY</b> tab of the component parameter editor. | When On, the PCIe Hard IP<br>core includes a decision<br>feedback equalization (DFE)<br>soft controller in the FPGA<br>fabric to improve the bit<br>error rate (BER) margin. The<br>default for this option is Off<br>because DFE is typically not<br>required. However, short<br>reflective links may benefit<br>from this soft DFE controller<br>IP |

### **1.5. Intel Arria 10 Hard IP for PCI Express\* IP Core v16.1**

#### Table 5. 16.1 October 2016

| Description                                                                                                                                | Impact                                                                                           |
|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| Added parameter to select preset for Phase2 and Phase3 far-end TX equalization.                                                            | Better control of signal quality.                                                                |
| For the Avalon-MM with DMA interface, increased the maximum DMA transfer size to 1 megabyte (MB) for both the 128- and 256-bit interfaces. | Reduces the number of descriptors required to transfer data.                                     |
| For the Single-Root I/O Virtualization (SR-IOV) interface, changed support for the 128-bit interface from preliminary to final.            | You can use the 128-bit interface in production designs.                                         |
| For the SR-IOV interface, added licensing requirement.                                                                                     | You must purchase a license to use this variant in hardware.                                     |
| For the SR-IOV interface, added Intel FPGA IP Evaluation Mode support.                                                                     | Allows you to generate time-<br>limited device programming<br>files for the SR-IOV<br>interface. |

## **1.6. Intel Arria 10 Hard IP for PCI Express\* IP Core v16.0**

#### Table 6. 16.0 May2016

| Description                                                                                                                                                                                           | Impact                                                                           |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| All variants now support for Gen3 PIPE mode using the ModelSim $\ensuremath{^{\ensuremath{\mathbb{B}}}}$ , NCSIM, and VCS simulators                                                                  | Better visibility for Gen3 simulations.                                          |
| All variants now support generation of predefined Signal Tap files for IP core debugging.                                                                                                             | Simplifies generation and<br>configuration of Signal Tap<br>files for debugging. |
| For the Avalon <sup>®</sup> Memory-Mapped (Avalon-MM) with DMA variant, rearchitected Write DMA module for the 128-bit interface to the Application Layer. This version is final in the 16.0 release. | Provides higher throughput for external memories.                                |
|                                                                                                                                                                                                       | continued                                                                        |



| Description                                                                                                                                                                                                                                             | Impact                                                                                                                                                      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| For the Avalon-MM with DMA variant, the 256-bit interface to the Application Layer now supports a maximum transfer size of 64 kilobyte (KB).                                                                                                            | Large transfers require fewer descriptor table entries.                                                                                                     |
| For the Avalon Streaming (Avalon-ST) with Single Root I/O Virtualization (SR-IOV) variant, rearchitected the SR-IOV bridge to support 4 Physical Functions (PFs) and 2048 Virtual Functions (VFs). This new version is preliminary in the 16.0 release. | Improves support for<br>designs requiring more PFs<br>and VFs. This new version is<br>not backwards compatible<br>with the previous 15.1<br>release.        |
| For the Avalon-ST with SR-IOV variant, added support for Address Translation Services (ATS) and TLP Processing Hints (TPH).                                                                                                                             | Support for SR-IOV.                                                                                                                                         |
| For the Avalon-ST with SR-IOV variant, added Control Shadow interface to read the current settings for some of the VF Control Register fields in the PCI and PCI Express Configuration Spaces.                                                          | Improves visibility for VFs.                                                                                                                                |
| The Avalon-ST Streaming with SR-IOV variant now requires a license.                                                                                                                                                                                     | You must purchase a license<br>for this variant to run in<br>hardware that is not<br>connected to a host<br>computer running the<br>Quartus Prime software. |

## **1.7. Intel Arria 10 Hard IP for PCI Express\* IP Core v15.1**

#### Table 7. 15.1 November 2015

| Description                                                                                                                                                                    | Impact                                                                                                                                             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| Added <b>Example Designs</b> tab that automatically generates both simulation and hardware example designs with the parameters you specify.                                    | You can now download an<br>example design to the Altera<br>Arria 10 GX FPGA<br>Development Kit using only<br>the automatically generated<br>files. |
| Revised the component GUI. For example, is a new single parameter, <b>HIP mode</b> combines all supported data rates, interface widths and frequencies as a single parameter.  | Improves usability of the component GUI.                                                                                                           |
| Added support for optional Avalon-ST clr_st reset output port which has the same functionality as the <code>reset_status</code> in the <code>hip_rst</code> conduit interface. | This signal eliminates Avalon Streaming reset warnings.                                                                                            |
| Increased the number of tags supported to 256 from 64 for the Avalon-MM with DMA interface.                                                                                    | Enhances DMA throughput for high latency systems.                                                                                                  |
| Added support for RX Completion buffer overflow monitoring.                                                                                                                    | Improves system visibility,<br>resulting in better<br>optimization of RX buffer.                                                                   |
| Added preliminary support for Gen3 x4, Gen3 x8, and Gen2 x8 Root Port when you select the 256-bit Avalon-MM interface.                                                         | Extends Avalon-MM Root<br>Port support to include 64-,<br>128-, and 256-bit interfaces.                                                            |
| Replaced the SR-IOV DMA example design with a target example design that includes 1 physical function and 3 virtual functions.                                                 | This design provides a simpler introduction to the SR-IOV functionality.                                                                           |
| Added support for immediate writes when you select the Avalon-MM with DMA interface.                                                                                           | Provides an efficient<br>mechanism for writing a<br>single dword of data.                                                                          |





### **1.8. Intel Arria 10 Hard IP for PCI Express\* IP Core v15.0**

#### Table 8. 15.0 May 2015

| Description                                                                                                                                                                                                                                                                                                                                         | Impact                                                                                                                                                                                                                                                                                  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Added <b>Enable Altera Debug Master Endpoint (ADME)</b> parameter to support optional Native PHY register programming with the Altera System Console.                                                                                                                                                                                               | If you turn on this option,<br>you can use the Altera<br>System Console for<br>enhanced debugging.                                                                                                                                                                                      |
| In IP core variations with the Avalon-MM DMA interface, added support for downstream<br>burst read request for a payload of size up to 4 KBytes, if <b>Enable burst capability for</b><br><b>RXM BAR2 port</b> is turned on in the Parameter Editor. Previous maximum downstream read<br>request payload size was 512 bytes.                        | If you choose the Avalon-MM<br>DMA interface, the IP core<br>can receive and process a<br>burst read request for a<br>payload of any size<br>supported by the PCI<br>Express specification (up to<br>4 KBytes), if it receives such<br>a burst read request on the<br>PCI Express link. |
| In IP core variations with the Avalon-MM interface, added support to send message TLPs with data payload of any length from a Root Port.                                                                                                                                                                                                            | If you choose the Avalon-MM<br>interface, a Root Port IP core<br>can send messages with<br>payload greater than 1<br>dword.                                                                                                                                                             |
| In IP core variations with the Avalon-MM interface, added support for dynamically generated Platform Designer example designs that reflect the parameters that you selected in the Parameter Editor. This feature was new in the IP core v14.1 with the Avalon-ST interface, and is now provided also with the Avalon-MM interface.                 | If you choose the Avalon-MM<br>interface and click the<br>Example Design button, the<br>Quartus II software<br>generates an example<br>design that matches the<br>current parameter settings,<br>for most IP core variations,                                                           |
| In IP core variations with the Avalon-MM or Avalon-MM DMA interface, added <b>Enable Hard</b><br><b>IP Status Bus when using the AVMM interface</b> parameter. This parameter makes<br>visible or hides the link status signals, ECC error signals, TX and RX parity error signals,<br>completion header and data signals, and currentspeed signal. | Refer to the Arria 10 HIP for<br>PCI Express Signal Changes<br>v15.0 table.                                                                                                                                                                                                             |
| The IP core no longer generates with a Synopsys Design Constraints file (.sdc) that includes a derive_pll_clocks constraint. Instead, in compliance with Arria 10 design requirements, the user must add the timing constraint macro derive_pll_clocks - create_base_clocks to a top-level .sdc file.                                               | User must add this<br>constraint in a top-level<br>Synopsys Design Constraints<br>file. This constraint was<br>previously included in the IP<br>core SDC file.                                                                                                                          |

#### Table 9. Arria 10 HIP for PCI Express Signal Changes v15.0

Signals added or modified in version 15.0.

| Signal Name      | New Behavior                                                                                                                       |
|------------------|------------------------------------------------------------------------------------------------------------------------------------|
| derr_cor_ext_rcv | The presence or absence of these signals is now controlled by the new<br>Enable Hard IP Status Bus when using the AVMM interface   |
| derr_cor_ext_rpl | parameter. If the parameter is turned on, the signals are included. If the parameter is turned off, the signals are not available. |
| derr_rpl         |                                                                                                                                    |
| dlup             |                                                                                                                                    |
| dlup_exit        |                                                                                                                                    |
| evl28ns          |                                                                                                                                    |
| evlus            |                                                                                                                                    |
|                  | continued                                                                                                                          |



| Signal Name            | New Behavior |
|------------------------|--------------|
| hotrst_exit            |              |
| int_status[3:0]        |              |
| 12_exit                |              |
| lane_act[3:0]          |              |
| ltssmstate[4:0]        |              |
| rx_par_err             |              |
| tx_par_err[1:0]        |              |
| cfg_par_err            |              |
| ko_cpl_spc_header[7:0] |              |
| ko_cpl_spc_data[11:0]  |              |
| currentspeed[1:0]      |              |

### **1.9. Intel Arria 10 Hard IP for PCI Express\* IP Core v14.1**

#### Table 10. 14.1 December 2014

| Description                                                                                                                                                                                                                                                             | Impact                                                                                                                                                                                                         |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reduced Quartus II compilation warnings by 50%.                                                                                                                                                                                                                         | Reduces time required to vet compilation warnings.                                                                                                                                                             |
| Added support for Single-Root I/O Virtualization (SR-IOV) interface.                                                                                                                                                                                                    | If you choose to use the SR-<br>IOV interface, you need to<br>redesign your Application<br>Layer.                                                                                                              |
| Added support for dynamically generated Platform Designer example designs that reflects the parameters that you selected in the Parameter Editor.                                                                                                                       | If you choose the Avalon-ST<br>interface, the automatically<br>generated testbench has the<br>parameters that you<br>specified.                                                                                |
| Added support for Configuration Space Bypass Mode when using the Avalon-ST interface.                                                                                                                                                                                   | If you choose to use<br>Configuration Space Bypass<br>Mode, you need to redesign<br>your Application Layer.                                                                                                    |
| Added Quartus II compilation support for the Avalon-MM with DMA interface.                                                                                                                                                                                              | You can now compile for the<br>Avalon-MM with DMA<br>interface and download the<br>Programmer Object<br>File .pof to a development<br>board.                                                                   |
| The Quartus II software v14.1 requires that you specify a device if your IP core targets the Arria 10 device family. If you do not specify your target Arria 10 device, the IP Upgrade tool insists that your IP core requires upgrade but does not clarify the reason. | If you generate your IP core<br>outside a Quartus II project,<br>you must ensure that you<br>specify a device for your<br>Arria 10 IP core variation<br>and regenerate it in the<br>Quartus II software v14.1. |





# **1.10. Intel Arria 10 Hard IP for PCI Express\* IP Core v14.0 Intel Arria 10 Edition**

#### Table 11.v14.0 Arria 10 Edition August 2014

| Description                                                                                                                                                                                                                                                                                                                                              | Impact                                                                            |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|
| Changed the PIPE interface to 32 bits for all data rates.                                                                                                                                                                                                                                                                                                | This change requires you to<br>recompile your v13.1 variant<br>in 14.0a10 release |
| Added simulation log file, altpcie_monitor_ <dev>_dlhip_tlp_file_log.log in your simulation directory. Generation of the log file requires the following simulation file, <install_dir>altera/altera_pcie/altera_pcie_al0_hip/altpcie_monitor_al0_dlhip_sim.sv, that was not present in earlier releases of the Quartus II software.</install_dir></dev> |                                                                                   |
| Added option to enable 62.5 MHz application clock for Gen1 x1 data rate.                                                                                                                                                                                                                                                                                 | If you choose this option,<br>you must regenerate your IP<br>core.                |
| Added third interface option, Avalon-MM with DMA, that includes a high performance DMA. If you choose this option, you must regenerate your IP core.                                                                                                                                                                                                     |                                                                                   |
| Added option to integrate the Descriptor Controller in the variant for the Avalon-MM with DMA interface.                                                                                                                                                                                                                                                 | -                                                                                 |

# **1.11. Intel Arria 10 Hard IP for PCI Express\* IP Core v13.1 Arria 10 Edition**

#### Table 12. v13.1 Arria 10 Edition December 2013

| Description      | Impact |
|------------------|--------|
| Initial release. | -      |