Article ID: 000094001 Content Type: Troubleshooting Last Reviewed: 12/11/2023

Why does the F-Tile HDMI Intel® FPGA IP Design Example with Fixed Rate Link (FRL) take so long to compile on Windows?

Environment

  • Intel® Quartus® Prime Pro Edition
  • HDMI
  • BUILT IN - ARTICLE INTRO SECOND COMPONENT
    Description

    Due to a SDC problem in the F-Tile HDMI Intel® FPGA IP Design Example with Fixed Rate Link (FRL) an SDC constraint intended for generating reconfiguration profiles, causes the fitter stage to take a longer time during compilation.

     

    Resolution

    A patch is available to fix this problem for the Intel® Quartus® Prime Pro Edition Software version 22.3. 

    Download and install Patch 0.45 from the following links:

    A patch is available to fix this problem for the Intel® Quartus® Prime Pro Edition Software version 22.4. 

    Download and install Patch 0.28 from the following links:

    This problem has been fixed starting in version 23.1 of the Intel® Quartus® Prime Pro Edition Software.

    Related Products

    This article applies to 1 products

    Intel Agilex® 7 FPGAs and SoC FPGAs F-Series