ID:17148 Verilog HDL error at <location>: elements must both be 2-state or both be 4-state
CAUSE: Quartus Prime Integrated Synthesis generated the specified error message for the specified location in a Design File.
ACTION: Fix the problem identified by the message text. A future version of the Quartus Prime software will provide more extensive Help for this error message.