gmacgrp_txdeferred

          Register 85 (Transmit Frame Count for Deferred Frames) 

This register maintains the number of successfully transmitted frames after a deferral in the half-duplex mode.
      
Module Instance Base Address Register Address
i_emac_emac0 0xFF800000 0xFF800154
i_emac_emac1 0xFF802000 0xFF802154
i_emac_emac2 0xFF804000 0xFF804154

Size: 32

Offset: 0x154

Access: RO

Important: The value of a reserved bit must be maintained in software. When you modify registers containing reserved bit fields, you must use a read-modify-write operation to preserve state and prevent indeterminate system behavior.
Bit Fields
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16

cnt

RO 0x0

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

cnt

RO 0x0

gmacgrp_txdeferred Fields

Bit Name Description Access Reset
31:0 cnt
This field indicates the number of successfully transmitted frames after a deferral in the half-duplex mode.
RO 0x0