GICH_APR0
Active Priority Register
Note: For register and programming information, please refer to the Arm® CoreLink™ GIC-400 Generic Interrupt Controller Technical Reference Manual.
Module Instance | Base Address | Register Address |
---|---|---|
i_gic_wrapper_VCPUifHypAlias3 | 0xFFFC5600 | 0xFFFC56F0 |
Size: 32
Offset: 0xF0
Access: RW
Important: The value of a reserved bit must be maintained in software. When you modify registers containing reserved bit fields, you must use a read-modify-write operation to preserve state and prevent indeterminate system behavior.