SMMU_CB2_TTBR0_low
The Translation Table Base register 0 holds the base address of the translation table 0.
Module Instance | Base Address | Register Address |
---|---|---|
i_aps_smmu_secure_registers | 0xFA000000 | 0xFA022020 |
Size: 32
Offset: 0x22020
Access: RW
Bit Fields | |||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
ADDRESS_31_7 RW 0x0 |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ADDRESS_31_7 RW 0x0 |
ADDRESS_6_IRGN0 RW 0x0 |
ADDRESS_5_NOS RW 0x0 |
ADDRESS_4_3_RGN RW 0x0 |
ADDRESS_2 RO 0x0 |
ADDRESS_1_S RW 0x0 |
ADDRESS_0_IRGN1 RW 0x0 |