bridge_iom_mprt_5_63_am_bridge_id
Unique identifier assigned to the master bridge.
Module Instance | Base Address | Register Address |
---|---|---|
i_ccu_noc_registers | 0xF7000000 | 0xF701BD08 |
Size: 64
Offset: 0x1BD08
Access: RO
Access mode: SECURE | PRIVILEGEMODE
Note: The processor must make a secure, privileged bus access to this register. You can configure processor mode settings in the control registers of the ARM Cortex-A53 MPcore processor. For more information about processor modes, please refer to the ARM Infocenter.
Bit Fields | |||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
UNSD_63_16 RO 0x0 |
|||||||||||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
UNSD_63_16 RO 0x0 |
|||||||||||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
UNSD_63_16 RO 0x0 |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ZEROES RO 0x0 |
ID RO 0x5 |
bridge_iom_mprt_5_63_am_bridge_id Fields
Bit | Name | Description | Access | Reset |
---|---|---|---|---|
63:16 | UNSD_63_16 |
|
RO | 0x0 |
15:8 | ZEROES |
-: Forced to zero |
RO | 0x0 |
7:0 | ID |
-: Unique bridge ID |
RO | 0x5 |