bridge_mem0_sprt_13_118_as_intm
Interrupt mask register. Individual bit positions match the error bit positions in AM_ERR. When an INTM bit is set, occurrence of the corresponding error event will not cause an interrupt to be raised. When 1'b0, error event will cause interrupt to be raised.
Module Instance | Base Address | Register Address |
---|---|---|
i_ccu_noc_registers | 0xF7000000 | 0xF7021E40 |
Size: 64
Offset: 0x21E40
Access: RW
Access mode: SECURE | PRIVILEGEMODE
Note: The processor must make a secure, privileged bus access to this register. You can configure processor mode settings in the control registers of the ARM Cortex-A53 MPcore processor. For more information about processor modes, please refer to the ARM Infocenter.
Bit Fields | |||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
UNSD_63_33 RO 0x0 |
|||||||||||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
UNSD_63_33 RO 0x0 |
M32 RW 0x1 |
||||||||||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
UNSD_31_20 RO 0x0 |
M19 RW 0x1 |
M18 RW 0x0 |
M17 RW 0x1 |
M16 RW 0x1 |
|||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
UNSD_15_5 RO 0x0 |
M4 RW 0x1 |
M3 RW 0x0 |
M2 RW 0x0 |
M1 RW 0x1 |
M0 RW 0x1 |
bridge_mem0_sprt_13_118_as_intm Fields
Bit | Name | Description | Access | Reset |
---|---|---|---|---|
63:33 | UNSD_63_33 |
|
RO | 0x0 |
32 | M32 |
1'b1: Mask interrupt on traffic to PG layer |
RW | 0x1 |
31:20 | UNSD_31_20 |
|
RO | 0x0 |
19 | M19 |
1'b1: Mask interrupts for write channel |
RW | 0x1 |
18 | M18 |
1'b1: Mask interrupts for write channel |
RW | 0x0 |
17 | M17 |
1'b1: Mask interrupts for write channel |
RW | 0x1 |
16 | M16 |
1'b1: Mask interrupts for write channel |
RW | 0x1 |
15:5 | UNSD_15_5 |
|
RO | 0x0 |
4 | M4 |
1'b1: Mask interrupts for read channel |
RW | 0x1 |
3 | M3 |
1'b1: Mask interrupts for read channel |
RW | 0x0 |
2 | M2 |
1'b1: Mask interrupts for read channel |
RW | 0x0 |
1 | M1 |
1'b1: Mask interrupts for read channel |
RW | 0x1 |
0 | M0 |
1'b1: Mask interrupts for read channel |
RW | 0x1 |