ddr_T_main_Scheduler_ReadLatency
Module Instance | Base Address | Register Address |
---|---|---|
i_noc_mpu_m0_ddr_T_main_Scheduler | 0xFFD12400 | 0xFFD12414 |
Offset: 0x14
Access: RW
Important: The value of a reserved bit must be maintained in software. When you modify registers containing reserved bit fields, you must use a read-modify-write operation to preserve state and prevent indeterminate system behavior.
Bit Fields | |||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
Reserved |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Reserved |
READLATENCY RW 0x13 |
ddr_T_main_Scheduler_ReadLatency Fields
Bit | Name | Description | Access | Reset |
---|---|---|---|---|
7:0 | READLATENCY | The DRAM type-specific number of cycles from a scheduler request to a protocol controller response. This is a fixed value depending on the type of DRAM memory. For more information, refer to the SoC-specific memory controller documentation. |
RW | 0x13 |