noc_mpu_m0_L3Tosoc2fpgaResp_main_RateAdapter Address Map

Module Instance Base Address End Address
i_noc_mpu_m0_L3Tosoc2fpgaResp_main_RateAdapter 0xFFD11500 0xFFD115FF
Important: To prevent indeterminate system behavior, reserved areas of memory must not be accessed by software or hardware. Any area of the memory map that is not explicitly defined as a register space or accessible memory is considered reserved.
Register Offset Width Access Reset Value Description
L3Tosoc2fpgaResp_main_RateAdapter_Id_CoreId 0x0 32 RO 0xDB059201

L3Tosoc2fpgaResp_main_RateAdapter_Id_RevisionId 0x4 32 RO 0x129FF00

L3Tosoc2fpgaResp_main_RateAdapter_Rate 0x8 32 RW 0x0

L3Tosoc2fpgaResp_main_RateAdapter_Bypass 0xC 32 RW 0x0