DERRADDRA

         Double-bit error address
      
Module Instance Base Address Register Address
ecc_hmc_ocp_slv_block 0xFFCFB000 0xFFCFB12C

Offset: 0x12C

Access: RO

Bit Fields
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16

DADDRESS

0x0

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

DADDRESS

0x0

DERRADDRA Fields

Bit Name Description Access Reset
31:0 DADDRESS
Last double-bit error address at 256-bit boundary.
This register shows the address of the current double-bit error. RAM size will determine the maximum number of address bits. 
This address is logged when a new derr_req or bus error is generated to the system. This is gated by the ecc_en enable bit and derrinten bit.
RO 0x0