ic_ss_scl_lcnt

         Name: Standard Speed I2C Clock SCL Low Count Register
      
Module Instance Base Address Register Address
i_i2c_emac_0_i2c 0xFFC02400 0xFFC02418
i_i2c_emac_1_i2c 0xFFC02500 0xFFC02518
i_i2c_emac_2_i2c 0xFFC02600 0xFFC02618

Offset: 0x18

Access: RW

Important: The value of a reserved bit must be maintained in software. When you modify registers containing reserved bit fields, you must use a read-modify-write operation to preserve state and prevent indeterminate system behavior.
Bit Fields
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16

Reserved

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

ic_ss_scl_lcnt

RW 0x1D6

ic_ss_scl_lcnt Fields

Bit Name Description Access Reset
15:0 ic_ss_scl_lcnt
This register must be set before any I2C bus transaction can take place to
ensure proper I/O timing. This register sets the SCL clock low period
count for standard speed. 
This register can be written only when the I2C interface is disabled which
corresponds to the IC_ENABLE[0] register being set to 0. Writes at other
times have no effect.
The minimum valid value is 8; hardware prevents values less than this
being written, and if attempted, results in 8 being set. 
Reset value: 0x1D6
RW 0x1D6