flashcmdrddataup

         Device Instruction Configuration Register 
      
Module Instance Base Address Register Address
i_qspi_qspiregs 0xFF8D2000 0xFF8D20A4

Size: 32

Offset: 0xA4

Access: RO

Important: The value of a reserved bit must be maintained in software. When you modify registers containing reserved bit fields, you must use a read-modify-write operation to preserve state and prevent indeterminate system behavior.
Bit Fields
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16

data

RO 0x0

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

data

RO 0x0

flashcmdrddataup Fields

Bit Name Description Access Reset
31:0 data
 This is the data that is returned by the FLASH device for any status or configuration read operation carried out by triggering the event in the control register. The register will be valid when the polling bit in the control register is low. 
RO 0x0