IC_INTR_STAT
Name: I2C Interrupt Status Register
Size: 15 bits
Address Offset: 0x2C
Read/Write Access: Read
Each bit in this register has a corresponding mask bit
in the IC_INTR_MASK register. These bits are cleared by reading the matching
interrupt clear register. The unmasked raw versions of these bits are
available in the IC_RAW_INTR_STAT register.
Module Instance | Base Address | Register Address |
---|---|---|
i_i2c_emac_0_DW_apb_i2c_addr_block1 | 0xFFC02A00 | 0xFFC02A2C |
i_i2c_emac_1_DW_apb_i2c_addr_block1 | 0xFFC02B00 | 0xFFC02B2C |
i_i2c_emac_2_DW_apb_i2c_addr_block1 | 0xFFC02C00 | 0xFFC02C2C |
Size: 32
Offset: 0x2C
Access: RO
Bit Fields | |||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RSVD_IC_INTR_STAT RO 0x0 |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RSVD_IC_INTR_STAT RO 0x0 |
RSVD_R_SCL_STUCK_AT_LOW RO 0x0 |
R_MASTER_ON_HOLD RO 0x0 |
R_RESTART_DET RO 0x0 |
R_GEN_CALL RO 0x0 |
R_START_DET RO 0x0 |
R_STOP_DET RO 0x0 |
R_ACTIVITY RO 0x0 |
R_RX_DONE RO 0x0 |
R_TX_ABRT RO 0x0 |
R_RD_REQ RO 0x0 |
R_TX_EMPTY RO 0x0 |
R_TX_OVER RO 0x0 |
R_RX_FULL RO 0x0 |
R_RX_OVER RO 0x0 |
R_RX_UNDER RO 0x0 |
IC_INTR_STAT Fields
Bit | Name | Description | Access | Reset | ||||||
---|---|---|---|---|---|---|---|---|---|---|
31:15 | RSVD_IC_INTR_STAT |
Reserved bits - Read Only |
RO | 0x0 | ||||||
14 | RSVD_R_SCL_STUCK_AT_LOW |
Indicates whether the SCL Line is stuck at low for the IC_SCL_STUCK_LOW_TIMEOUT number of ic_clk periods. This bit is set to 0 just after the user reads the IC_CLR_SCL_STCK_DET register.Enabled only when IC_BUS_CLEAR_FEATURE=1 Reset Value = 0x0
|
RO | 0x0 | ||||||
13 | R_MASTER_ON_HOLD |
Indicates whether master is holding the bus and TX FIFO is empty. Enabled only when I2C_DYNAMIC_TAR_UPDATE=1 and IC_EMPTYFIFO_HOLD_MASTER_EN=1. Reset value: 0x0
|
RO | 0x0 | ||||||
12 | R_RESTART_DET |
Indicates a RESTART condition has occurred on the I2C interface when DW_apb_i2c is operating in slave mode and addressed. This feature is avaliable only when IC_SLV_RESTART_DET_EN is enabled. Reset value: 0x0
|
RO | 0x0 | ||||||
11 | R_GEN_CALL |
Set only when a General Call address is received and it is acknowledged. It stays set until it is cleared either by disabling DW_apb_i2c or when the CPU reads bit 0 of the IC_CLR_GEN_CALL register. DW_apb_i2c stores the received data in the Rx buffer. Reset value: 0x0
|
RO | 0x0 | ||||||
10 | R_START_DET |
Indicates whether a START or RESTART condition has occurred on the I2C interface regardless of whether DW_apb_i2c is operating in slave or master mode. Reset value: 0x0
|
RO | 0x0 | ||||||
9 | R_STOP_DET |
The behavior of the STOP_DET interrupt status differs based on the STOP_DET_IFADDRESSED selection in the IC_CON register When STOP_DET_IFADDRESSED =0 : Indicates whether a STOP condition has occurred on the I2C interface regardless of whether DW_apb_i2c is operating in slave or master mode. In slave mode, a STOP_DET interrupt is generated irrespective of whether the slave is addressed or not. When STOP_DET_IFADDRESSED = 1 : In Master Mode (MASTER_MODE = 1'b1), indicates a STOP condition has occured on the I2C interface. In Slave Mode (MASTER_MODE = 1'b0),STOP_DET interrupt is generated only if the slave is addressed. NOTE: During a general call address, this slave does not issue a STOP_DET interrupt if STOP_DET_IFADDRESSED=1'b1, even if the slave responds to the general call address by generating ACK. The STOP_DET interrupt is generated only when the transmitted address matches the slave address (SAR). Reset value: 0x0
|
RO | 0x0 | ||||||
8 | R_ACTIVITY |
This bit captures DW_apb_i2c activity and stays set until it is cleared. There are four ways to clear it: - Disabling the DW_apb_i2c - Reading the IC_CLR_ACTIVITY register - Reading the IC_CLR_INTR register - System reset Once this bit is set, it stays set unless one of the four methods is used to clear it. Even if the DW_apb_i2c module is idle, this bit remains set until cleared, indicating that there was activity on the bus. Reset value: 0x0
|
RO | 0x0 | ||||||
7 | R_RX_DONE |
When the DW_apb_i2c is acting as a slave-transmitter, this bit is set to 1 if the master does not acknowledge a transmitted byte. This occurs on the last byte of the transmission, indicating that the transmission is done. Dependencies: This field is not applicable when IC_ULTRA_FAST_MODE=1 Reset value: 0x0
|
RO | 0x0 | ||||||
6 | R_TX_ABRT |
This bit indicates if DW_apb_i2c, as an I2C transmitter, is unable to complete the intended actions on the contents of the transmit FIFO. This situation can occur both as an I2C master or an I2C slave, and is referred to as a 'transmit abort'. When this bit is set to 1, the IC_TX_ABRT_SOURCE register indicates the reason why the transmit abort takes places. NOTE: The DW_apb_i2c flushes/resets/empties the TX FIFO whenever this bit is set. The TX FIFO remains in this flushed state until the register IC_CLR_TX_ABRT is read. Once this read is performed, the TX FIFO is then ready to accept more data bytes from the APB interface. Reset value: 0x0
|
RO | 0x0 | ||||||
5 | R_RD_REQ |
This bit is set to 1 when DW_apb_i2c is acting as a slave and another I2C master is attempting to read data from DW_apb_i2c. The DW_apb_i2c holds the I2C bus in a wait state (SCL=0) until this interrupt is serviced, which means that the slave has been addressed by a remote master that is asking for data to be transferred. The processor must respond to this interrupt and then write the requested data to the IC_DATA_CMD register. This bit is set to 0 just after the processor reads the IC_CLR_RD_REQ register. Dependencies: This field is not applicable when IC_ULTRA_FAST_MODE=1 Reset value: 0x0
|
RO | 0x0 | ||||||
4 | R_TX_EMPTY |
The behavior of the TX_EMPTY interrupt status differs based on the TX_EMPTY_CTRL selection in the IC_CON register. When TX_EMPTY_CTRL = 0: This bit is set to 1 when the transmit buffer is at or below the threshold value set in the IC_TX_TL register. When TX_EMPTY_CTRL = 1: This bit is set to 1 when the transmit buffer is at or below the threshold value set in the IC_TX_TL register and the transmission of the address/data from the internal shift register for the most recently popped command is completed. It is automatically cleared by hardware when the buffer level goes above the threshold. When IC_ENABLE[0] is set to 0, the TX FIFO is flushed and held in reset. There the TX FIFO looks like it has no data within it, so this bit is set to 1, provided there is activity in the master or slave state machines. When there is no longer any activity, then with ic_en=0, this bit is set to 0. Reset value: 0x0
|
RO | 0x0 | ||||||
3 | R_TX_OVER |
Set during transmit if the transmit buffer is filled to IC_TX_BUFFER_DEPTH and the processor attempts to issue another I2C command by writing to the IC_DATA_CMD register. When the module is disabled, this bit keeps its level until the master or slave state machines go into idle, and when ic_en goes to 0, this interrupt is cleared. Reset value: 0x0
|
RO | 0x0 | ||||||
2 | R_RX_FULL |
Set when the receive buffer reaches or goes above the RX_TL threshold in the IC_RX_TL register. It is automatically cleared by hardware when buffer level goes below the threshold. If the module is disabled (IC_ENABLE[0]=0), the RX FIFO is flushed and held in reset; therefore the RX FIFO is not full. So this bit is cleared once the IC_ENABLE bit 0 is programmed with a 0, regardless of the activity that continues. Reset value: 0x0
|
RO | 0x0 | ||||||
1 | R_RX_OVER |
Set if the receive buffer is completely filled to IC_RX_BUFFER_DEPTH and an additional byte is received from an external I2C device. The DW_apb_i2c acknowledges this, but any data bytes received after the FIFO is full are lost. If the module is disabled (IC_ENABLE[0]=0), this bit keeps its level until the master or slave state machines go into idle, and when ic_en goes to 0, this interrupt is cleared. NOTE: If configuration parameter IC_RX_FULL_HLD_BUS_EN is Enabled and IC_CON[9] bit (RX_FIFO_FULL_HLD_CTRL) is programmed to HIGH, then the RX_OVER interrupt will never occur, because the Rx FIFO will never overflow. Reset value: 0x0
|
RO | 0x0 | ||||||
0 | R_RX_UNDER |
Set if the processor attempts to read the receive buffer when it is empty by reading from the IC_DATA_CMD register. If the module is disabled (IC_ENABLE[0]=0), this bit keeps its level until the master or slave state machines go into idle, and when ic_en goes to 0, this interrupt is cleared. Reset value: 0x0
|
RO | 0x0 |