ecc_intmask_value

         ECC interrupt mask register.
This is a read/write register.
      
Module Instance Base Address Register Address
i_sys_mgr_core 0xFFD12000 0xFFD12090

Size: 32

Offset: 0x90

Access: RW

Access mode: PRIVILEGEMODE | SECURE

Note: The processor must make a secure, privileged bus access to this register. You can configure processor mode settings in the control registers of the ARM Cortex-A53 MPcore processor. For more information about processor modes, please refer to the ARM Infocenter.

Important: The value of a reserved bit must be maintained in software. When you modify registers containing reserved bit fields, you must use a read-modify-write operation to preserve state and prevent indeterminate system behavior.
Bit Fields
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16

Reserved

ddr1

RW 0x0

ddr0

RW 0x0

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

sdmmcb

RW 0x0

sdmmca

RW 0x0

nand_rd

RW 0x0

nand_wr

RW 0x0

nand_buf

RW 0x0

dma

RW 0x0

emac2_tx

RW 0x0

emac2_rx

RW 0x0

emac1_tx

RW 0x0

emac1_rx

RW 0x0

emac0_tx

RW 0x0

emac0_rx

RW 0x0

usb1

RW 0x0

usb0

RW 0x0

ocram

RW 0x0

Reserved

ecc_intmask_value Fields

Bit Name Description Access Reset
17 ddr1


                     
RW 0x0
16 ddr0


                     
RW 0x0
15 sdmmcb


                     
RW 0x0
14 sdmmca


                     
RW 0x0
13 nand_rd


                     
RW 0x0
12 nand_wr


                     
RW 0x0
11 nand_buf


                     
RW 0x0
10 dma


                     
RW 0x0
9 emac2_tx


                     
RW 0x0
8 emac2_rx


                     
RW 0x0
7 emac1_tx


                     
RW 0x0
6 emac1_rx


                     
RW 0x0
5 emac0_tx


                     
RW 0x0
4 emac0_rx


                     
RW 0x0
3 usb1


                     
RW 0x0
2 usb0


                     
RW 0x0
1 ocram


                     
RW 0x0