RXUICR
Receive FIFO Underflow Interrupt Clear Register
Module Instance | Base Address | Register Address |
---|---|---|
i_spim_0_ssi_address_block | 0xFFDA4000 | 0xFFDA4040 |
i_spim_1_ssi_address_block | 0xFFDA5000 | 0xFFDA5040 |
Size: 32
Offset: 0x40
Access: RO
Important: The value of a reserved bit must be maintained in software. When you modify registers containing reserved bit fields, you must use a read-modify-write operation to preserve state and prevent indeterminate system behavior.
Bit Fields | |||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RSVD_RXUICR RO 0x0 |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RSVD_RXUICR RO 0x0 |
RXUICR RO 0x0 |
RXUICR Fields
Bit | Name | Description | Access | Reset |
---|---|---|---|---|
31:1 | RSVD_RXUICR |
Reserved bits - Read Only |
RO | 0x0 |
0 | RXUICR |
Clear Receive FIFO Underflow Interrupt. This register reflects the status of the interrupt. A read from this register clears the ssi_rxu_intr interrupt; writing has no effect. |
RO | 0x0 |