ISR
Interrupt Status Register
Module Instance | Base Address | Register Address |
---|---|---|
i_spis_0_ssi_address_block | 0xFFDA2000 | 0xFFDA2030 |
i_spis_1_ssi_address_block | 0xFFDA3000 | 0xFFDA3030 |
Size: 32
Offset: 0x30
Access: RO
Bit Fields | |||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RSVD_ISR RO 0x0 |
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RSVD_ISR RO 0x0 |
RSVD_MSTIS RO 0x0 |
RXFIS RO 0x0 |
RXOIS RO 0x0 |
RXUIS RO 0x0 |
TXOIS RO 0x0 |
TXEIS RO 0x0 |
ISR Fields
Bit | Name | Description | Access | Reset | ||||||
---|---|---|---|---|---|---|---|---|---|---|
31:6 | RSVD_ISR |
Reserved bits - Read Only |
RO | 0x0 | ||||||
5 | RSVD_MSTIS |
Reserved field- read-only |
RO | 0x0 | ||||||
4 | RXFIS |
Receive FIFO Full Interrupt Status 0 = ssi_rxf_intr interrupt is not active after masking 1 = ssi_rxf_intr interrupt is full after masking
|
RO | 0x0 | ||||||
3 | RXOIS |
Receive FIFO Overflow Interrupt Status 0 = ssi_rxo_intr interrupt is not active after masking 1 = ssi_rxo_intr interrupt is active after masking
|
RO | 0x0 | ||||||
2 | RXUIS |
Receive FIFO Underflow Interrupt Status 0 = ssi_rxu_intr interrupt is not active after masking 1 = ssi_rxu_intr interrupt is active after masking
|
RO | 0x0 | ||||||
1 | TXOIS |
Transmit FIFO Overflow Interrupt Status 0 = ssi_txo_intr interrupt is not active after masking 1 = ssi_txo_intr interrupt is active after masking
|
RO | 0x0 | ||||||
0 | TXEIS |
Transmit FIFO Empty Interrupt Status 0 = ssi_txe_intr interrupt is not active after masking 1 = ssi_txe_intr interrupt is active after masking
|
RO | 0x0 |