Nios® V Processor: Lockstep Implementation User Guide

ID 833274
Date 4/17/2025
Public

Visible to Intel only — GUID: dwc1726020357450

Ixiasoft

Document Table of Contents

5.2. System Interface

The following table describes the System Interface signals.
Table 62.  System Interface
Signal Names Width (bits) Direction Description

Silent Mode

SILENTMODE 4 Input Input to activate SILENT mode through JTAG-to- Avalon® Master Bridge

Interrupt Request

INTREQ 1 Output fRSmartComp interrupt request

Alarms Interfaces

OKNOK 2 Output

At each CLK cycle, it delivers a summary of the fRSmartComp status, with the following coding:

  • 2’b01: status OK
  • 2’b10: status NOT_OK (alarm type ERROR generated)
ERROR 2 Output

Error-type output (anti-valent coding)

  • 2’b01: no alarm generated
  • 2’b10: alarm generated
WARNING 2 Output

Warning-type output (anti-valent coding)

  • 2’b01: no alarm generated
  • 2’b10: alarm generated
INFO 2 Output

Info-type output (anti-valent coding)

  • 2’b01: no alarm generated
  • 2’b10: alarm generated