Visible to Intel only — GUID: gct1725583004145
Ixiasoft
1. DisplayPort Intel® FPGA IP Design Example Quick Start Guide
2. DisplayPort Intel® FPGA IP Design Examples
3. Design Example: DisplayPort SST Parallel Loopback without PCR
4. Design Example: DisplayPort SST Parallel Loopback with AXIS Video Interface
5. Design Example: DisplayPort SST TX-Only Design
6. Design Example: DisplayPort SST RX-Only Design
7. Document Revision History for the DisplayPort Intel® FPGA IP Design Example User Guide: Agilex™ 5 FPGAs
1.5.1. Compiling and Testing the Design Using Agilex™ 5 E-Series 065B Premium Development Kit
1.5.2. Compiling and Testing the Design Using Agilex™ 5 E-Series 065B Modular DevKit Connector with No FMC Mode
1.5.3. Compiling and Testing the Design Using Agilex™ 5 E-Series 065B Modular DevKit Connecter with Bitec Rev 8 Daughter Card
Visible to Intel only — GUID: gct1725583004145
Ixiasoft
1.5.3. Compiling and Testing the Design Using Agilex™ 5 E-Series 065B Modular DevKit Connecter with Bitec Rev 8 Daughter Card
The Modular Development Kit supports the Bitec DisplayPort FMC Card Revision 8. These connectors can be used for DP1.4 designs with data rates up to 8.1 GHz (HBR3). If you selected the FMC as the target connector, follow these steps to compile and run a demonstration test on the hardware design example:
Modular DevKit Connector with Bitec Rev 8 Daughter Card
- Ensure hardware design example generation is complete.
- Launch the Quartus® Prime Pro Edition software and open <project>/quartus/agi_dp_demo.qpf.
- On the Processing menu, click Start Compilation.
- Confirm successful compilation by verifying that the IP generates the bitstream file (.sof) and meets the timing requirements.
- Connect the DisplayPort TX connector on the Bitec daughter card (revision 8) to a DisplayPort sink device, such as a video analyzer or a PC monitor.
Related Information