AXI Multichannel DMA Intel® FPGA IP for PCI Express* User Guide

ID 817911
Date 7/22/2024
Public
Document Table of Contents

4.5.10.1. User Configuration Intercept Request Interface (user_cii_req)

Interface clock: axi_lite_clk
Table 33.  User Configuration Intercept Request Interface (user_cii_req)
Signal Name Direction Description
dma_user_st_ciireq_tvalid Output

When asserted, indicates a valid CFG request cycle is waiting to be intercepted.

Deasserted when user_dma_st_ciireq_tready is asserted.

user_dma_st_ciireq_tready Input Application asserts this signal for one clock to acknowledge that dma_user_st_ciireq_tvalid is seen by the responder.
dma_user_st_ciireq_tdata[71:0] Output Refer to Configuration Intercept Request Interface for the ss_app_st_ciireq_tdata[71:0] signal description.