Visible to Intel only — GUID: epj1715271797470
Ixiasoft
5.3.1. PCIe AXI-ST TX Interface (ss_tx_st)
5.3.2. PCIe AXI-ST RX Interface (ss_rx_st)
5.3.3. Control and Status Register Interface (ss_csr_lite)
5.3.4. Flow Control Credit Interface
5.3.5. Configuration Intercept Interface (CII)
5.3.6. Completion Timeout Interface (ss_cplto)
5.3.7. Function Level Reset Interface
5.3.8. Control Shadow Interface (ss_ctrlshadow)
5.4.1. H2D AXI-ST Source (h2d_st_initatr)
5.4.2. D2H AXI-ST Sink (d2h_st_respndr)
5.4.3. H2D/D2H AXI-MM Master
5.4.4. BAM AXI-MM Master (bam_mm_initatr)
5.4.5. BAS AXI-MM Slave (bas_mm_respndr)
5.4.6. PIO AXI-Lite Master (pio_lite_initiatr)
5.4.7. HIP Reconfig AXI-Lite Slave (user_csr_lite)
5.4.8. User Event MSI-X (user_msix)
5.4.9. User Event MSI (user_msi)
5.4.10. User Function Level Reset (user_flr)
5.4.11. User Configuration Intercept Interface - EP Only
5.4.12. Configuration Slave (cs_lite_respndr) - RP Only
Visible to Intel only — GUID: epj1715271797470
Ixiasoft
5.4.11.1. User Configuration Intercept Request Interface (user_cii_req)
Interface clock: axi_lite_clk
Signal Name | Direction | Description |
---|---|---|
dma_user_st_ciireq_tvalid | Output | When asserted, indicates a valid CFG request cycle is waiting to be intercepted. Deasserted when user_dma_st_ciireq_tready is asserted. |
user_dma_st_ciireq_tready | Input | Application asserts this signal for one clock to acknowledge that dma_user_st_ciireq_tvalid is seen by the responder. |
dma_user_st_ciireq_tdata[71:0] | Output | Refer to Configuration Intercept Request Interface for the ss_app_st_ciireq_tdata[71:0] signal description. |