Visible to Intel only — GUID: iza1727310532440
Ixiasoft
A.1.1. ebfm_barwr Procedure
A.1.2. ebfm_barwr_imm Procedure
A.1.3. ebfm_barrd_wait Procedure
A.1.4. ebfm_barrd_nowt Procedure
A.1.5. ebfm_cfgwr_imm_wait Procedure
A.1.6. ebfm_cfgwr_imm_nowt Procedure
A.1.7. ebfm_cfgrd_wait Procedure
A.1.8. ebfm_cfgrd_nowt Procedure
A.1.9. BFM Configuration Procedures
A.1.10. BFM Shared Memory Access Procedures
A.1.11. BFM Log and Message Procedures
A.1.12. Verilog HDL Formatting Functions
Visible to Intel only — GUID: iza1727310532440
Ixiasoft
2.3.3. Steps to Run Simulation using Xcelium*
Working Directory
<example_design>/pcie_ed_tb/pcie_ed_tb/sim/xcelium/
Instructions
- Run the following command for FASTSIM + PIPE mode:
sh xcelium_setup.sh DEFAULT_ELAB_OPTIONS="-access +r+w" USER_DEFINED_VERILOG_COMPILE_OPTIONS="+define+IP7521SERDES_UX_SIMSPEED+define+SM_PIPE_MODE" USER_DEFINED_ELAB_OPTIONS="-timescale\ 1ns/1ps" USER_DEFINED_SIM_OPTIONS="" | tee simulation.log
- A successful simulation ends with the following message in the simulation.log file that was generated.
"Simulation stopped due to successful completion!"