Device Configuration User Guide: Agilex™ 5 FPGAs and SoCs

ID 813773
Date 7/24/2024
Public
Document Table of Contents

3.2.4. AS Configuration Timing Parameters

Figure 43. AS Configuration Serial Output Timing Diagram
Figure 44. AS Configuration Serial Input Timing Diagram
Table 39.  Text_delay as a Function of AS_CLK Frequency
Symbol Configuration Clock Source Frequency Min (ns) Max (ns)
Text_delay Internal Oscillator 115 MHz 0 20
77 MHz 0 20
58 MHz 0 20
25 MHz 0 24
OSC_CLK_117 166 MHz 0 13.5
125 Mhz 0 18
100 MHz 0 24
71.5 MHz 0 35
50 MHz 0 24
25 MHz 0 24
Note: For more information about the timing parameters, refer to the Agilex™ 5 Device Datasheet.
17 For Agilex™ 5 devices with speed grade -6S and -6X devices, the clock speed for configuration network runs at 200 MHz when using OSC_CLK_1 and only supports AS_CLK at frequency of 25 MHz, 50 MHz, and 100 MHz.