Visible to Intel only — GUID: kcn1732124037768
Ixiasoft
1. Introduction
2. FPGA Configuration First Mode
3. HPS Boot First Mode
4. Creating the Configuration Files
5. HPS Boot Flows
6. Configuring the FPGA Fabric from HPS Software
7. Debugging the Agilex™ 5 SoC FPGA Boot Flow
8. Document Revision History for the Hard Processor System Booting User Guide: Agilex™ 5 SoCs
4.1. Overview
4.2. Quartus® Prime Hardware Project Compilation
4.3. Bootloader Software Compilation
4.4. Programming File Generator
4.5. Configuration over JTAG
4.6. Configuration from QSPI
4.7. Configuration over AVST
4.8. Configuration via Protocol
4.9. Remote System Update
4.10. Partial Reconfiguration
4.11. Preserving SDRAM Content across HPS Resets for Agilex™ 5 Devices
Visible to Intel only — GUID: kcn1732124037768
Ixiasoft
6.4.2.1. IO Configuration Differences on non-HPS EMIF IPs
Any differences in non-HPS EMIF IPs placed in the HPS IO bank contribute to the HPS IO hash. This includes all IO IPs, such as PHYLite, LVDS, MIPI, GPIO, PLL, Calibration IP, and any other IPs in the HPS IO bank. You can compare individual IP settings using the IP GUI in Platform Designer with a side-by-side comparison. For IO pin configuration, check the following settings:
- IO standard
- Slew rate
- Bus hold
- Weak pull-up
- Termination
- Open drain
- Current strength
You can do this check using the Assignment Editor or by comparing the IO configuration section in the QSF file side-by-side.