Visible to Intel only — GUID: kxq1656636174586
Ixiasoft
1. Introduction
2. Interface Overview
3. Parameters
4. Designing with the IP Core
5. Functional Description
6. Configuration Registers for MACsec IP
7. MACsec Intel® FPGA IP Example Design
8. MACsec Intel FPGA IP User Guide Archives
9. Document Revision History for the MACsec Intel FPGA IP User Guide
2.2.1.1. Common Port Mux Interface
2.2.1.2. Common Port Demux Interface
2.2.1.3. Controlled Port Mux Interface
2.2.1.4. Controlled Port Demux Interface
2.2.1.5. Uncontrolled Port RX Interface
2.2.1.6. Uncontrolled Port TX Interface
2.2.1.7. Management Interface
2.2.1.8. Decrypt Port Mux Management Interface
2.2.1.9. Decrypt Port Demux Management Interface
2.2.1.10. Encrypt Port Mux Management Interface
2.2.1.11. Encrypt Port Demux Management Interface
2.2.1.12. Crypto IP Management Bus
2.2.1.13. Miscellaneous Control Signals
2.2.2.1. Common Port Mux Interface Waveform
2.2.2.2. Common Port Demux Interface Waveform
2.2.2.3. Controlled Port Mux Interface Waveform
2.2.2.4. Controlled Port Demux Interface Waveform
2.2.2.5. Uncontrolled Port RX Interface Waveform
2.2.2.6. Uncontrolled Port TX Interface Waveform
2.2.2.7. Crypto RX Waveform
2.2.2.8. Crypto TX Waveform
2.2.2.9. MACsec Management Interface (Read)
2.2.2.10. MACsec Management Interface (Write)
Visible to Intel only — GUID: kxq1656636174586
Ixiasoft
2.2.1.8. Decrypt Port Mux Management Interface
Note: This interface is used to switch the Decrypt Port Mux from "Store and Forward" mode to "Cut Through" mode.
Signal Name | Width | Direction | Description |
---|---|---|---|
rx_mux_app_pp_lite_awaddr | 25 | Input | Write address |
rx_mux_app_pp_lite_awvalid | 1 | Input | Write address valid |
rx_mux_app_pp_lite_wdata | 32 | Input | Write data |
rx_mux_app_pp_lite_wstrb | 4 | Input | Indicates the byte lanes that hold valid data |
rx_mux_app_pp_lite_wvalid | 1 | Input | Write data valid |
rx_mux_app_pp_lite_bready | 1 | Input | Indicates that the master can accept a write response |
rx_mux_app_pp_lite_araddr | 25 | Input | Read address |
rx_mux_app_pp_lite_arvalid | 1 | Input | Read address channel valid |
rx_mux_app_pp_lite_rready | 1 | Input | Indicates that the master can accept the read data and response |
rx_mux_pp_app_lite_awready | 1 | Output | Indicates slave is ready to accept a write transaction |
rx_mux_pp_app_lite_wready | 1 | Output | Indicates that the salve can accept the write data |
rx_mux_pp_app_lite_bresp | 2 | Output | Indicates the status of the write transaction |
rx_mux_pp_app_lite_bvalid | 1 | Output | Write response valid |
rx_mux_pp_app_lite_arready | 1 | Output | Indicates that the slave is ready to accept an read address transaction |
rx_mux_pp_app_lite_rdata | 32 | Output | Read data |
rx_mux_pp_app_lite_rvalid | 1 | Output | Read data valid |
rx_mux_pp_app_lite_rresp | 2 | Output | Indicates the status of the read transfer |
rx_mux_pp_app_rst_rdy | 1 | Output | When 1'b1, indicates that the mux has completed its reset sequence, is currently out of reset, and is ready for a new reset sequence. |
rx_mux_pp_app_cold_rst_ack_n | 1 | Output | Acknowledge signal for mux's internal subsystem_cold_rst_n. Active low. |
rx_mux_pp_app_warm_rst_ack_n | 1 | Output | Acknowledge signal for mux's internal subsystem_warm_rst_n. Active low. |