Visible to Intel only — GUID: jme1654568845970
Ixiasoft
1. Introduction
2. Interface Overview
3. Parameters
4. Designing with the IP Core
5. Functional Description
6. Configuration Registers for MACsec IP
7. MACsec Intel® FPGA IP Example Design
8. MACsec Intel FPGA IP User Guide Archives
9. Document Revision History for the MACsec Intel FPGA IP User Guide
2.2.1.1. Common Port Mux Interface
2.2.1.2. Common Port Demux Interface
2.2.1.3. Controlled Port Mux Interface
2.2.1.4. Controlled Port Demux Interface
2.2.1.5. Uncontrolled Port RX Interface
2.2.1.6. Uncontrolled Port TX Interface
2.2.1.7. Management Interface
2.2.1.8. Decrypt Port Mux Management Interface
2.2.1.9. Decrypt Port Demux Management Interface
2.2.1.10. Encrypt Port Mux Management Interface
2.2.1.11. Encrypt Port Demux Management Interface
2.2.1.12. Crypto IP Management Bus
2.2.1.13. Miscellaneous Control Signals
2.2.2.1. Common Port Mux Interface Waveform
2.2.2.2. Common Port Demux Interface Waveform
2.2.2.3. Controlled Port Mux Interface Waveform
2.2.2.4. Controlled Port Demux Interface Waveform
2.2.2.5. Uncontrolled Port RX Interface Waveform
2.2.2.6. Uncontrolled Port TX Interface Waveform
2.2.2.7. Crypto RX Waveform
2.2.2.8. Crypto TX Waveform
2.2.2.9. MACsec Management Interface (Read)
2.2.2.10. MACsec Management Interface (Write)
Visible to Intel only — GUID: jme1654568845970
Ixiasoft
7.7. Clocking
The diagram below shows the MACsec ED clock domains. Each color on the diagram shows a separate clock domain. The clock domain for each logic block is listed in the table below.
Figure 35. Clocking Diagram
Design Blocks | IOPLL (150MHz) | IOPLL (400MHz) | IOPLL (600MHz) |
---|---|---|---|
MACsec IP (exclude CSR) | X | ||
MACsec IP CSR | X | ||
CSR Configuration | X | ||
E/F-tile | |||
AXI-ST Bridges | |||
Multi Interface Buffering Mux/Demux (Connect to E/F-tile) | X | X | |
ICA HIP | X | X | X |
Multi Interface Buffering Mux/Demux (Connect to Pattern Generator/Checker) | X | X | |
Pattern Generator/Checker | X |