Visible to Intel only — GUID: nfa1449575336767
Ixiasoft
Clock and Reset Interface Signals
Signal | Direction | Width | Description |
---|---|---|---|
csr_clk | In | 1 | 125-MHz configuration clock for the Avalon-MM interface. |
mac_clk | In | 1 | 156.25-MHz clock for the Avalon-ST interface. This clock must have 0 ppm frequency difference to refclk. |
refclk | In | 1 | 125-MHz reference clock for the TX PLLs. |
rx_pma_clkout | Out | 1 | Recovered clock from CDR. |
reset | In | 1 | Asserting this signal resets the whole design example. Asynchronous and active low signal. |
tx_digital_reset | Out | 2 | Asserting this signal resets the TX datapath. Asynchronous and active low signal. |
rx_digital_reset | Out | 2 | Asserting this signal resets the RX datapath. Asynchronous and active low signal. |