Visible to Intel only — GUID: dmi1436869961203
Ixiasoft
2.1. Installing and Licensing Intel® FPGA IP Cores
2.2. IP Catalog and Parameter Editor
2.3. Specifying the IP Core Parameters and Options
2.4. Simulating Intel® FPGA IP Cores
2.5. Simulating the Turbo IP with the RTL Simulator
2.6. Simulating the Turbo IP with the C-Model
2.7. Simulating the Turbo IP with MATLAB
Visible to Intel only — GUID: dmi1436869961203
Ixiasoft
1.1. Turbo Intel® FPGA IP Features
The Turbo Intel® FPGA IP offers the following features:
- General features:
- 3GPP LTE compliant with support for block sizes from 40 to 6,144.
- 3GPP UMTS compliant with support for block sizes from 40 to 5,114.
- C/MATLAB bit-accurate models for performance simulation or RTL test vector generation.
- Decoder features:
- Run time parameters for interleaver size and number of iterations.
- Early termination with cyclical redundancy check (CRC).
- Compile time parameters for the number of parallel engines, input precision.
- Uses MaxLogMAP decoding algorithm.
- Double-buffering for reduced latency real-time applications, which allows the decoder to receive data while processing the previous data block at compile time.
- No external memory required.
- Encoder features:
- Run-time selectable interleaver block sizes.
- Compile time parameters for standard (LTE or UMTS) and parallel encoding engines (1, 4 or 8) for high throughput and low latency.
- Code rate 1/3 only. Use external rate matching for other code rates.
- Double-buffering allows the encoder to receive data while processing the previous data block at compile time.