Quartus® Prime Pro Edition User Guide: Platform Designer

ID 683609
Date 4/17/2025
Public
Document Table of Contents

3.11. Add IP RTL Core Generated from the Altera® oneAPI Base Toolkit

The Altera® oneAPI Base Toolkit is a core set of tools and libraries for developing high-performance, data-centric applications across diverse architectures. The toolkit features the Altera® oneAPI DPC++/C++ Compiler that implements SYCL*, an evolution of C++ for heterogeneous computing. The compiler uses SYCL* code to generate RTL IP cores, depending on the compilation target that you specify.

For RTL IP cores, you set the compilation target to a supported Altera® FPGA device family or part number instead of a specific acceleration platform. Users of the HLS Compiler are encouraged to migrate existing designs to the oneAPI Base Toolkit, as HLS Compiler is planned for deprecation after Quartus® Prime Pro Edition version 23.4.

To learn more about the Altera® oneAPI FPGA flows in Platform Designer that use SYCL HLS, refer to the Altera® oneAPI FPGA Handbook and the Platform Designer Sample Tutorial.