Visible to Intel only — GUID: kwa1481912936136
Ixiasoft
3.1. Simulation Flows
3.2. Clock and Reset Interfaces
3.3. FPGA-to-HPS AXI* Slave Interface
3.4. HPS-to-FPGA AXI* Master Interface
3.5. Lightweight HPS-to-FPGA AXI* Master Interface
3.6. HPS-to-FPGA MPU Event Interface
3.7. Interrupts Interface
3.8. HPS-to-FPGA Debug APB Interface
3.9. FPGA-to-HPS System Trace Macrocell Hardware Event Interface
3.10. HPS-to-FPGA Cross-Trigger Interface
3.11. HPS-to-FPGA Trace Port Interface
3.12. FPGA-to-HPS DMA Handshake Interface
3.13. General Purpose Input Interface
3.14. EMIF Conduit
3.15. Simulating the Intel Agilex® 7 HPS Component Revision History
Visible to Intel only — GUID: kwa1481912936136
Ixiasoft
3.9. FPGA-to-HPS System Trace Macrocell Hardware Event Interface
The FPGA‑to‑HPS STM hardware event interface is connected to an Intel® conduit BFM for simulation. The following table lists the name of each interface, along with the API function name for each type of simulation. You can monitor the interface state changes or set the interface by using the API functions listed.
Interface Name |
BFM Name |
RTL Simulation API Function Name |
Post‑Fit Simulation API Function Name |
---|---|---|---|
f2h_stm_hw_events | f2h_stm_hw_events_inst | get_f2h_stm_hwevents() | get_stm_events() |