Visible to Intel only — GUID: mgo1553539705227
Ixiasoft
Visible to Intel only — GUID: mgo1553539705227
Ixiasoft
1. Introduction to the Intel Agilex® 7 Hard Processor System Component
Updated for: |
---|
Intel® Quartus® Prime Design Suite 23.1 |
- HPS hard logic
- Simulation models
- Bus functional models (BFMs)
- Software handoff files
After you connect the soft logic to the HPS, you can use Platform Designer to ensure:
- Interoperability by adapting Avalon® Memory-Mapped ( Avalon® -MM) interfaces to AXI*
- Handling of data width mismatches and clock domain transfer crossings
You are able to interface your Intel® , customer, or third party FPGA core IP to the HPS without the creation of integration logic. This reference manual details the interfaces exposed and configured by the options in the component.
For more information about the HPS system architecture and features, refer to the "Introduction to the Hard Processor" chapter in the Intel Agilex® 7 Hard Processor System Technical Reference Manual.