Visible to Intel only — GUID: jqi1592957309565
Ixiasoft
3.5.2.5.1. Build and Install Netdev Driver
3.5.2.5.2. Enable VFs if SRIOV is Supported
3.5.2.5.3. Configure the Number of Channels Supported on the Device
3.5.2.5.4. Configure the MTU Value
3.5.2.5.5. Configure the Device Communication
3.5.2.5.6. Configure Transmit Queue Selection Mechanism
3.5.2.5.7. Test Procedure by Using Name Space Environment
3.5.2.5.8. PIO Test
Visible to Intel only — GUID: jqi1592957309565
Ixiasoft
1.1. Terms and Acronyms
Term | Definition |
---|---|
Avalon® -MM | Avalon® Memory-Mapped Interface |
Avalon® -ST | Avalon® Streaming Interface |
CvP | Configuration via Protocol |
DMA | Direct Memory Access |
DPDK | Data Plane Development Kit |
D2H | Device-to-Host |
D2HDM | Device-to-Host Data Mover |
EOF | End of a File (or packet) for streaming |
GCSR | General Control and Status Register |
Gen1 | PCIe 1.0 |
Gen2 | PCIe 2.0 |
Gen3 | PCIe 3.0 |
Gen4 | PCIe 4.0 |
Gen5 | PCIe 5.0 |
HIP | Hard IP |
HIDX | Queue Head Index (pointer) |
H2D | Host-to-Device |
H2DDM | Host-to-Device Data Mover |
IMMWR | Immediate Write Operation |
IP | Intellectual Property |
MCDMA | Multi Channel Direct Memory Access |
MRRS | Maximum Read Request Size |
PBA | Pending Bit Array |
PCIe* | Peripheral Component Interconnect Express ( PCI Express* ) |
PD | Packet Descriptor |
PIO | Programmed Input/Output |
SOF | Start of a File (or packet) for streaming |
QCSR | Queue Control and Status register |
QID | Queue Identification |
TIDX | Queue Tail Index (pointer) |
TLP | Transaction Layer Packet |
UIO | User Space Input/Output |
VFIO | Virtual Function Input/Output |