Video and Vision Processing Suite Intel® FPGA IP User Guide

ID 683329
Date 4/03/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents
1. About the Video and Vision Processing Suite 2. Getting Started with the Video and Vision Processing IPs 3. Video and Vision Processing IPs Functional Description 4. Video and Vision Processing IP Interfaces 5. Video and Vision Processing IP Registers 6. Video and Vision Processing IPs Software Programming Model 7. Protocol Converter Intel® FPGA IP 8. 3D LUT Intel® FPGA IP 9. AXI-Stream Broadcaster Intel® FPGA IP 10. Chroma Key Intel® FPGA IP 11. Chroma Resampler Intel® FPGA IP 12. Clipper Intel® FPGA IP 13. Clocked Video Input Intel® FPGA IP 14. Clocked Video to Full-Raster Converter Intel® FPGA IP 15. Clocked Video Output Intel® FPGA IP 16. Color Space Converter Intel® FPGA IP 17. Deinterlacer Intel® FPGA IP 18. FIR Filter Intel® FPGA IP 19. Frame Cleaner Intel® FPGA IP 20. Full-Raster to Clocked Video Converter Intel® FPGA IP 21. Full-Raster to Streaming Converter Intel® FPGA IP 22. Genlock Controller Intel® FPGA IP 23. Generic Crosspoint Intel® FPGA IP 24. Genlock Signal Router Intel® FPGA IP 25. Guard Bands Intel® FPGA IP 26. Interlacer Intel® FPGA IP 27. Mixer Intel® FPGA IP 28. Pixels in Parallel Converter Intel® FPGA IP 29. Scaler Intel® FPGA IP 30. Stream Cleaner Intel® FPGA IP 31. Switch Intel® FPGA IP 32. Tone Mapping Operator Intel® FPGA IP 33. Test Pattern Generator Intel® FPGA IP 34. Video Frame Buffer Intel® FPGA IP 35. Video Streaming FIFO Intel® FPGA IP 36. Video Timing Generator Intel® FPGA IP 37. Warp Intel® FPGA IP 38. Design Security 39. Document Revision History for Video and Vision Processing Suite User Guide

19.4. Frame Cleaner IP Interfaces

Table 307.  Frame Cleaner IP Interfaces
Signal name Direction Width Description
Clocks and resets
main_clock_clk in 1 AXI4-S processing clock.
main_reset_rst in 1 AXI4-S processing reset.
agent_clock_clk in 1 Clock for the Avalon memory-mapped control agent interface. Only if you select Separate clock for control interface
agent_reset_rst in 1 Reset for the Avalon memory-mapped control agent interface. Only if you select Separate clock for control interface
Control interfaces
av_mm_control_agent_address in 7 Avalon memory-mapped agent address
av_mm_control_agent_write in 1 Avalon memory-mapped agent write
av_mm_control_agent_writedata in 32 Avalon memory-mapped agent write data
av_mm_control_agent_byteenable in 4 Avalon memory-mapped agent byte enable
av_mm_control_agent_read in 1 Avalon memory-mapped agent read
av_mm_control_agent_readdata out 32 Avalon memory-mapped agent read data
av_mm_control_agent_readdatavalid out 1 Avalon memory-mapped agent read
av_mm_control_agent_waitrequest out 1 Avalon memory-mapped agent wait request

Intel FPGA streaming video interfaces

axi4s_vid_in_tdata in 46 AXI4-S data in
axi4s_vid_in_tvalid in 1 AXI4-S data valid
axi4s_vid_in_tuser in

AXI4-S tuser

tuser[0] indicates start of video frame when asserted

tuser[1] indicates the start of a non-video packet when asserted

axi4s_vid_in_tlast in 1 AXI4-S end of packet
axi4s_vid_in_tready out 1 AXI4-S data ready
axi4s_vid_out_tdata out 0 AXI4-S data in
axi4s_vid_out_tvalid out 1 AXI4-S data valid
axi4s_vid_out_tuser out 47

AXI4-S tuser

tuser[0] indicates start of video frame when asserted

tuser[1] indicates the start of a non-video packet when asserted

axi4s_vid_out_tlast out 1 AXI4-S end of packet
axi4s_vid_out_tready in 1 AXI4-S data ready
46

The equation gives all tdata widths in these interfaces:

max (ceil((bits per color sample x number of color planes) / 8) x pixels in parallel x 8, 16)

47

The equation gives all tuser widths in these interfaces

N = ceil (tdata width / 8)