Visible to Intel only — GUID: wgs1537111008157
Ixiasoft
2.1. Block-Based Design Terminology
2.2. Block-Based Design Overview
2.3. Design Methodologies Overview
2.4. Design Partitioning
2.5. Design Block Reuse Flows
2.6. Incremental Block-Based Compilation Flow
2.7. Setting-Up Team-Based Designs
2.8. Bottom-Up Design Considerations
2.9. Debugging Block-Based Designs with the Signal Tap Logic Analyzer
2.10. Block-Based Design Flows Revision History
2.11. Intel® Quartus® Prime Pro Edition User Guide: Block-Based Design Document Archive
Visible to Intel only — GUID: wgs1537111008157
Ixiasoft
2.9. Debugging Block-Based Designs with the Signal Tap Logic Analyzer
The Intel® Quartus® Prime Pro Edition software supports debugging of block-based designs with the Signal Tap logic analyzer.
Signal Tap debugging of block-based designs requires specific preparation. For step-by-step details on debugging block-based designs with Signal Tap, refer to "Debugging Block-Based Designs with the Signal Tap Logic Analyzer" in Intel® Quartus® Prime Pro Edition User Guide: Debug Tools.