Visible to Intel only — GUID: cbg1481138716937
Ixiasoft
1. About the 5G LDPC Intel® FPGA IP
2. Getting Started with the Intel® FPGA IP
3. Designing with the 5G LDPC Intel® FPGA IP
4. 5G LDPC Intel® FPGA IP Functional Description
5. Parameter Optimization for the 5G LDPC IP
6. 5G LDPC IP User Guide Archive
7. Document Revision History for the 5G LDPC Intel® FPGA IP User Guide
Visible to Intel only — GUID: cbg1481138716937
Ixiasoft
1.1. 5G LDPC Intel® FPGA IP Features
The 5G LDPC IP offers the following features:
- 3GPP 5G LDPC specification compliant
- For the decoder:
- Improved block error rate (BLER) performance
- Improved power efficiency of IP
- Per-block modifiable code block length, code rate, base graph, and maximum number of iterations
- Configurable input precision
- Layered decoder scheduling architecture to double the speed of convergence compared to non-layered architecture
- Early termination based on syndrome check on each iteration
- Single or dual decoders
- For the encoder: per-block modifiable code block length and code rate
- No external memory requirement
- MATLAB and C++ models for performance simulation and RTL test vector generation
- Verilog HDL testbench option
- Avalon® streaming input and output interfaces