Visible to Intel only — GUID: mwh1410383471435
Ixiasoft
1.1. Intel FPGA Simulation Essential Elements
1.2. Overview of Simulation Tool Flow
1.3. Simulation Tool Flow
1.4. Supported Simulation Types
1.5. Supported Simulation Flows
1.6. Supported Hardware Description Languages
1.7. Supported Simulators
1.8. Using NativeLink Simulation ( Intel® Quartus® Prime Standard Edition)
1.9. Intel FPGA Simulation Basics Revision History
Visible to Intel only — GUID: mwh1410383471435
Ixiasoft
3.1. Quick Start Example (VCS with Verilog)
You can adapt the following RTL simulation example to get started quickly with VCS:
- To specify your EDA simulator and executable path, type the following Tcl package command in the Intel® Quartus® Prime tcl shell window:
set_user_option -name EDA_TOOL_PATH_VCS <VCS executable path>set_global_assignment -name EDA_SIMULATION_TOOL "VCS"
- Compile simulation model libraries using the following method:
- Run NativeLink RTL simulation to compile required design files, simulation models, and run your simulator. Verify results in your simulator. If you complete this step you can ignore the remaining steps.
- To automatically compile all required simulation model libraries for your design in your supported simulator, click Tools > Launch Simulation Library Compiler. Specify options for your simulation tool, language, target device family, and output location, and then click OK.
Use the compiled simulation model libraries during simulation of your design. Refer to your EDA simulator's documentation for information about running simulation.
- Modify the simlib_comp.vcs file to specify your design and testbench files.
- Type the following to run the VCS simulator:
vcs -R -file simlib_comp.vcs